This invention relates to inductive magnetic heads, and particularly to eliminating or reducing remnant magnetization and residual flux in the inductive magnetic head.
Inductive magnetic heads are commonly used in magnetic disk drives for writing data to magnetic disks. The magnetic head is operated by driving a write current through the inductive coil of the magnetic head, and reversing the direction of the current to reverse the magnetic field generated by the head. Field reversals in the head induce changes in magnetic dipoles on the disk to represent data. While several types of current driver circuits are commonly used to drive current in opposite directions through the coil, one common circuit is an H-bridge circuit. An H-bridge circuit employs four transistor switches operated to direct write current through alternating pairs of the switches of the circuit.
For optimal performance, it is necessary to periodically clear the inductive head by removing remnant magnetization and residual flux from the write head. Remnant magnetization and residual flux in the write head may polarize or bias the read head and erase data, even when the write head is supposed to be turned off.
Information is written by placing the inductive head in one of two states, which correspond to a 1 and a 0 in digital information. Usually, the inductive head is cleared by turning off the current into the head. However, as magnetic recording head dimensions have become smaller, the shape anisotropy of the magnetic pole may cause the head to stay magnetized even after the current is removed. This results in unintentional erasure of data on the disk.
It is known that applying an alternating and diminishing magnetic field to a magnetic material will diminish the total magnetic induction in the material to a substantially small amount, and sometimes to zero, resulting in the material becoming essentially demagnetized. This method, sometimes called AC erasure, has been used in the past in industrial applications, such as demagnetizing metal tools and erasing bulk quantities of magnetic tapes. Typically, the magnetic field applied to the target is diminished by moving the target farther away from the source of the magnetic field.
Therefore, it is desirable to find a way to clear a small inductive head that may stay magnetized even after current no longer flows to the inductive head. It is also desirable to find a simple and inexpensive way to clear an inductive head of remnant magnetization in an H-bridge circuit.
According to one embodiment of the invention, a circuit including a ramp-down voltage source is connected by switches to an H-bridge circuit. When the circuit is engaged, it repeatedly alternates the polarity of the head current, while also causing the head current to decay. This gradually brings the gate voltages of the output drivers of the H-bridge circuit to the supply voltages, thereby demagnetizing the inductive write head. The embodiment provides a simple and inexpensive circuit that can be added to an H-bridge circuit in order to clear an inductive head.
The gates of transistors Q1–Q4 are connected to logic inverters. The gate of transistor Q1 is connected to the output of inverter 10, the gate of transistor Q2 is connected to the output of inverter 20, the gate of transistor Q3 is connected to the output of inverter 30, and the gate of transistor Q4 is connected to the output of inverter 40. The input of inverter 10 is connected to the output of inverter 12, the input of inverter 20 is connected to the output of inverter 22, the input of inverter 30 is connected to the output of inverter 32 and the input of inverter 40 is connected to the output of inverter 42. The inputs of inverters 12, 22, 32 and 42 are connected to the logic signals that control the H-bridge circuit.
Inverters 10, 12, 20 and 22 have upper supply voltages connected to Vdd1 and lower supply voltages connected to Vss1. Inverters 30, 32, 40 and 42 have upper supply voltages connected to Vdd2 and lower supply voltages connected to Vss2.
The circuit shown in
The negative terminal of ramp-down voltage source 34 is connected to the upper supply voltage of inverter 30. It is also connected to the upper supply voltage of inverter 32 and to Vdd2 via switch 36. The positive terminal of ramp-down voltage source 34 is connected via switch 38 to Vss2, the lower supply voltage of inverter 30 and the lower supply voltage of inverter 32. The negative terminal of ramp-down voltage source 44 is connected to the upper supply voltage of inverter 40. It is also connected to the upper supply voltage of inverter 42 and to Vdd2 via switch 46. The positive terminal of ramp-down voltage source 44 is connected via switch 48 to Vss2, the lower supply voltage of inverter 40 and the lower supply voltage of inverter 42.
During normal operation of the H-bridge circuit shown in
The gates of transistors Q1–Q4 are connected to logic inverters. The gate of transistor Q1 is connected to the output of inverter 110, the gate of transistor Q2 is connected to the output of inverter 120, the gate of transistor Q3 is connected to the output of inverter 130, and the gate of transistor Q4 is connected to the output of inverter 140. The input of inverter 110 is connected to the output of inverter 112, the input of inverter 120 is connected to the output of inverter 122, the input of inverter 130 is connected to the output of inverter 132 and the input of inverter 140 is connected to the output of inverter 142. The inputs of inverters 112, 122, 132 and 142 are connected to the outside circuit of the H-bridge circuit.
Inverters 110, 112, 120 and 122 have upper supply voltages connected to Vdd1 and lower supply voltages connected to Vss1. Inverters 130, 132, 140 and 142 have upper supply voltages connected to Vdd2 and lower supply voltages connected to Vss2.
In place of the ramp-down voltage sources of the circuit shown in
During normal operation of the H-bridge circuit shown in
The speed at which the supply voltages are ramped is determined by the time constant of the RC circuits.
The present invention thus provides a simple addition to an H-bridge circuit that will cause minimal change to the output stage. The amount of time needed to demagnetize the write head depends only on the time constant of the RC circuit.
Although the present invention has been described with reference to preferred embodiments, workers skilled in the art will recognize that changes may be made in form and detail without departing from the spirit and scope of the invention. Particularly, while some forms of the invention are described in the form of discrete devices, it is recognized that the circuit is preferably reduced to practice in the form of an integrated circuit (IC). Therefore, terms such as “device” and the like should be construed in their broadest contexts to include portions of ICs that are conveniently described as functional components, as well as discrete devices. Likewise, some forms of the invention are described in terms of logical gates and chips that could also be implemented by discrete devices, all within the scope and spirit of the present invention. Similarly, the present invention has been described in terms of exemplary embodiments employing MOS transistor devices having a control region (gate) and multiple controlled regions (source and drain). It will be understood by those skilled in the art that the principles of the present invention are applicable to circuits that employ other active devices having control and controlled regions or terminals.
Number | Name | Date | Kind |
---|---|---|---|
3895270 | Maddox | Jul 1975 | A |
3938011 | Littwin | Feb 1976 | A |
4221316 | Jenkins et al. | Sep 1980 | A |
4360854 | Schergen et al. | Nov 1982 | A |
4466027 | Howell et al. | Aug 1984 | A |
4551782 | Seely et al. | Nov 1985 | A |
4730230 | Helfrick | Mar 1988 | A |
4821127 | Soga et al. | Apr 1989 | A |
4825331 | Armond | Apr 1989 | A |
4887184 | Armond | Dec 1989 | A |
4970621 | Gailbreath et al. | Nov 1990 | A |
5396369 | Deland, Jr. et al. | Mar 1995 | A |
5499156 | Bentley | Mar 1996 | A |
6038093 | Takada et al. | Mar 2000 | A |
6049184 | Uggla et al. | Apr 2000 | A |
6052017 | Pidutti et al. | Apr 2000 | A |
6166869 | Pidutti et al. | Dec 2000 | A |
6259305 | Pakriswamy | Jul 2001 | B1 |
6285221 | Leighton et al. | Sep 2001 | B1 |
6441654 | Yamamoto | Aug 2002 | B1 |
6545514 | Barrow | Apr 2003 | B1 |
6650526 | Preller | Nov 2003 | B1 |
20050190467 | Noguchi | Sep 2005 | A1 |
20050190476 | Wilson et al. | Sep 2005 | A1 |
20050200997 | Cronch et al. | Sep 2005 | A1 |
Number | Date | Country | |
---|---|---|---|
20060066973 A1 | Mar 2006 | US |