Technical Field
The present invention relates to integrated circuits, and more particularly to three-dimensional integrated circuit inductor structures configured with lateral and/or vertical equal path length architectures.
Description of the Related Art
With an increased demand for personal mobile communications, integrated semiconductor devices such as complementary metal oxide semiconductor (CMOS) devices may, for example, include voltage controlled oscillators (VCO), low noise amplifiers (LNA), tuned radio receiver circuits, or power amplifiers (PA). Each of these tuned radio receiver circuits, VCO, LNA, and PA circuits may, however, require on-chip inductor components in their circuit designs.
Several design considerations associated with forming on-chip inductor components may, for example, include quality factor (i.e., Q-factor), self-resonance frequency (fSR), and cost considerations impacted by the area occupied by the formed on-chip inductor. Accordingly, for example, a 7CMOS radio frequency (RF) circuit design may benefit from, among other things, one or more on-chip inductors having a high Q-factor, a small occupied chip area, and a high fSR value. The fSR of an inductor may be given by the following equation:
where L is the inductance value of the inductor and C may be the capacitance value associated with the inductor coil's inter-winding capacitance, the inductor coil's interlayer capacitance, and the inductor coil's ground plane (i.e., chip substrate) to coil capacitance. From the above relationship, a reduction in capacitance C may desirably increase the fSR of an inductor. One method of reducing the coil's ground plane to coil capacitance (i.e., metal to substrate capacitance) and, therefore, C value, is by using a high-resistivity semiconductor substrate such as a silicon-on-insulator (SOI) substrate. By having a high resistivity substrate (e.g., >50 Ω-cm), the effect of the coil's metal (i.e., coil tracks) to substrate capacitance is diminished, which in turn may increase the fSR of the inductor. Reducing the inductor coil's inter-winding and interlayer capacitance can similarly increase the fSR of the inductor.
The Q-factor of an inductor at frequencies well below fSR may be given by the equation:
where ω is the angular frequency, L is the inductance value of the inductor, and R is the resistance of the coil. As deduced from the above relationship, a reduction in coil resistance may lead to a desirable increase in the inductor's Q-factor. For example, in an on-chip inductor, by increasing the turn-width (i.e., coil track width) of the coil, R may be reduced in favor of increasing the inductors Q-factor to a desired value. In radio communication applications, the Q-factor value is set to the operating frequency of the communication circuit. For example, if a radio receiver is required to operate at 2 GHz, the performance of the receiver circuit may be optimized by designing the inductor to have a peak Q frequency value of about 2 GHz. The fSR and Q-factor of an inductor are directly related in the sense that by increasing fSR, peak Q is also increased.
Skin effect is the tendency for high-frequency currents to flow on the surface of a conductor. Proximity effect is the tendency for current to flow in other undesirable patterns, e.g., loops or concentrated distributions, due to the presence of magnetic fields generated by nearby conductors. In transformers and inductors, proximity effect losses typically dominate over skin effect losses. Proximity and skin effects significantly complicate the design of efficient transformers and inductors operating at high frequencies.
In radio frequency tuned circuits used in radio equipment, proximity and skin effect losses in the inductor reduce the Q factor. To minimize this, special construction is used in radio frequency inductors. The winding is usually limited to a single layer, and often the turns are spaced apart to separate the conductors. In multilayer coils, the successive layers are wound in a crisscross pattern to avoid having wires lying parallel to one another.
A three-dimensional multipath inductor includes a plurality of turns disposed about a center region on at least two layers, the turns on the at least two layers having corresponding geometry therebetween. Each of the plurality of turns is comprised of two or more segments that extend length-wise along the turns, and the segments have positions that vary from an innermost position relative to the center region and an outermost position relative to the center region. A lateral cross-over is configured to couple the segments of at least one turn on one layer with the segments on a turn on a same layer to form segment paths that have a substantially same length for all segment paths in a grouping of segment paths on that same layer. A vertical cross-over is configured to couple the segments on different vertically stacked metal layers to have the segment groups with a substantially same length for all segment paths based on vertical lengths.
Another three-dimensional multipath inductor includes a plurality of turns disposed about a center region on at least two layers, the turns on the at least two layers having corresponding geometry therebetween. Each of the plurality of turns is comprised of two or more segments that extend length-wise along the turns, the segments having positions that vary from an innermost position relative to the center region and an outermost position relative to the center region. At least one vertical cross-over is configured to couple the segments on different vertically stacked metal layers to have the segment groups with a substantially same length for all segment paths based on vertical lengths. At least one lateral cross-over is configured to couple the segments of at least one turn on one layer with the segments on a turn on a same layer to form segment paths that have a substantially same length for all segment paths in a grouping of segment paths on that same layer. At least one connection between lateral segments connects two or more segments in parallel on an inner side of the inductor to form a composite segment with increased conductive area.
A method for fabricating a three-dimensional multipath inductor includes forming a first metal layer to form spiral turns about a center region, the spiral turns including two or more segments that extend length-wise along the turns and having positions that vary from an innermost position relative to the center portion and an outermost position relative to the center portion; forming at least one lateral cross-over configured to couple portions of lateral segments in different relative positions from the center portion to form lateral segment paths that have a substantially same length for all segment paths in a grouping of segments; forming one or more additional metal layers to form spiral turns about the center region including corresponding geometry to the first metal layer; and forming at least one vertical cross-over configured to couple portions of vertical segments on different metal layers to form vertical segment paths that have a substantially same length for all segment paths in a grouping of segments.
These and other features and advantages will become apparent from the following detailed description of illustrative embodiments thereof, which is to be read in connection with the accompanying drawings.
The disclosure will provide details in the following description of preferred embodiments with reference to the following figures wherein:
In accordance with the present principles, structures and methods for forming these structures are disclosed for three-dimensional (3D) inductors. The 3D inductors are preferably included on or with integrated circuits and more specifically may be formed on or in semiconductor devices. In particularly useful embodiments, the 3D inductors are employed in high speed applications, such as on or in radiofrequency (RF) devices and the like. In one embodiment, a 3D inductor structure includes two or more metal layers formed in spirals and includes adjustment areas at positions in the spirals. The adjustment areas provide both lateral (in a direction across the spiral) and vertical (in direction of stacking of the metal layers) path length equality between paired portions. It is beneficial to switch currents across the layers vertically as well as laterally to further reduce current crowding effects.
The spirals are electrically connected using multiple vias at the adjustment areas. The adjustment areas include lateral cross-over locations for lateral adjustment and vertical cross-over locations for vertical adjustment. Note that adjustment areas, whether lateral cross-over locations or vertical cross-over locations may employ lateral shifts in lines or segments and/or via connections between metal layers. Each spiral is divided into multiple segments. In some embodiments, the number and or size of segments may be reduced from outer turn to inner turn. The structures in accordance with the present principles can provide variability in a number of segments, turn width, space throughout the spiral length and other geometric variations.
The spirals employ an adjustment area architecture, occurring one or more times per turn, to equalize the current flow through each segment. This is achieved by ensuring that the length of combined segments on different levels have a same overall length. The adjustment area architecture is employed on multiple metal levels to enable lateral and vertical connections of segments without shorting segments together. Inductor structures for reduced skin and proximity effect losses are provided in accordance with the present principles. The inductor structures in accordance with the present principles include a multi layered parallel stacked winding for reduced resistance where spiral turns are divided into multiple strands or segments and interlevel cross-overs are provided to steer the current in such a way that all the path lengths are made equal to reduce skin and proximity effect losses. Moreover, the nature of the winding permits variable width and spacing for both the turns and segments, which further reduces the proximity effect losses. The structures described herein may be employed with other structures, such as patterned ground shields, magnetic materials, etc.
It is to be understood that the present invention will be described in terms of a given illustrative architecture implemented on semiconductor substrates; however, other architectures, structures, substrate materials and process features and steps may be varied within the scope of the present invention. For example, the multipath architecture described for two layers can be extended to three or more layers for reduced resistance. The terms coils, inductors and windings may be employed interchangeably throughout the disclosure. It should also be understood that these structures may take on any useful shape including rectangular, circular, oval, square, polygonal, etc.
It will also be understood that when an element such as a layer, region or substrate is referred to as being “on” or “over” another element, it can be directly on the other element or intervening elements may also be present. In contrast, when an element is referred to as being “directly on” or “directly over” another element, there are no intervening elements present. It will also be understood that when an element is referred to as being “connected” or “coupled” to another element, it can be directly connected or coupled to the other element or intervening elements may be present. In contrast, when an element is referred to as being “directly connected” or “directly coupled” to another element, there are no intervening elements present.
A design for an integrated circuit chip in accordance with the present principles may be created in a graphical computer programming language, and stored in a computer storage medium (such as a disk, tape, physical hard drive, or virtual hard drive such as in a storage access network). If the designer does not fabricate chips or the photolithographic masks used to fabricate chips, the designer may transmit the resulting design by physical means (e.g., by providing a copy of the storage medium storing the design) or electronically (e.g., through the Internet) to such entities, directly or indirectly. The stored design is then converted into the appropriate format (e.g., GDSII) for the fabrication of photolithographic masks, which typically include multiple copies of the chip design in question that are to be formed on a wafer. The photolithographic masks are utilized to define areas of the wafer (and/or the layers thereon) to be etched or otherwise processed.
Methods as described herein may be used in the fabrication of integrated circuit chips. The resulting integrated circuit chips can be distributed by the fabricator in raw wafer form (that is, as a single wafer that has multiple unpackaged chips), as a bare die, or in a packaged form. In the latter case, the chip is mounted in a single chip package (such as a plastic carrier, with leads that are affixed to a motherboard or other higher level carrier) or in a multichip package (such as a ceramic carrier that has either or both surface interconnections or buried interconnections). In any case, the chip is then integrated with other chips, discrete circuit elements, and/or other signal processing devices as part of either (a) an intermediate product, such as a motherboard, or (b) an end product. The end product can be any product that includes integrated circuit chips, ranging from toys and other low-end applications to advanced computer products having a display, a keyboard or other input device, and a central processor.
Reference in the specification to “one embodiment” or “an embodiment” of the present principles, as well as other variations thereof, means that a particular feature, structure, characteristic, and so forth described in connection with the embodiment is included in at least one embodiment of the present principles. Thus, the appearances of the phrase “in one embodiment” or “in an embodiment”, as well any other variations, appearing in various places throughout the specification are not necessarily all referring to the same embodiment.
It is to be appreciated that the use of any of the following “/”, “and/or”, and “at least one of”, for example, in the cases of “A/B”, “A and/or B” and “at least one of A and B”, is intended to encompass the selection of the first listed option (A) only, or the selection of the second listed option (B) only, or the selection of both options (A and B). As a further example, in the cases of “A, B, and/or C” and “at least one of A, B, and C”, such phrasing is intended to encompass the selection of the first listed option (A) only, or the selection of the second listed option (B) only, or the selection of the third listed option (C) only, or the selection of the first and the second listed options (A and B) only, or the selection of the first and third listed options (A and C) only, or the selection of the second and third listed options (B and C) only, or the selection of all three options (A and B and C). This may be extended, as readily apparent by one of ordinary skill in this and related arts, for as many items listed.
Referring now to the drawings in which like numerals represent the same or similar elements (except where noted) and initially to
At a distance along each turn 12, 14, 16, preferably half way or at a position of equal distance before and after, a vertical cross-over location 40 is provided to cross-connect vertical segments 44 in each lateral segment group 26, 28, 30 so that the segments in each group 26, 28 and 30 are translated vertically to ensure equal path length in the vertical direction. At an inner end of each turn 12, 14, 16 or other location, e.g., half way or at a position of equal distance before and after, the lateral segment groups 26, 28, 30 are translated laterally by a lateral cross-over 46 at a lateral cross-over location 42 to ensure equal path length in the lateral direction.
In one embodiment, the lateral number of segments may be reduced at the innermost turns of the spiral 10. This may include the innermost two or more lateral segments on each metal layer may be connected together in parallel. This reduces the number of lateral segments by one or more for the next inner spiral turn. For example, turn 12 may include four segments in a segment group 26, turn 14 may include three segments in a segment group 28 and turn 16 may include two segments in a segment group 30. Laterally and vertically adjacent segments are connected in parallel at the outer 22 and inner 20 spiral connections. This structure provides at least: a higher quality factor and reduced inductance roll off with frequency.
Other variations in spiral 10 may include reducing a width or a diameter of the conductor that makes up the segments 25. The reduced width or diameter may be reduced at a constant rate or any other monotonic rate (including periodically constant) while winding toward a center 50 of the coil 10. Spaces 52 between each consecutive turn may be increased at a constant rate or any other monotonic rate (including periodically constant) while winding toward the center 50 of the coil 10. A width or diameter of each segment group 26, 28, 30 may be reduced at a constant rate or any other monotonic rate (including periodically constant) while winding toward the center 50 of the coil 10. A space 54 between segments 25 in each consecutive turn may be increased at a constant rate or any other monotonic rate (including periodically constant) while winding toward the center 50 of the coil 10. A number of vias or metal volume connecting across the turns in parallel could be varied for highest performance at a given frequency. Each of these and other variations can be employed to achieve high performance requirements of many applications in accordance with the present principles.
Referring to
Referring to
Referring to
Referring to
Referring to
Referring to
Referring to
Referring to
In one embodiment, the lateral and vertical transposition can continue at each turn and half turn as set forth in
Referring to
Referring to
Referring to
Referring to
Referring to
Referring to
Referring to
Referring to
The present invention may be a system, a method, and/or a computer program product. The computer program product may include a computer readable storage medium (or media) having computer readable program instructions thereon for causing a processor to carry out aspects of the present invention.
The computer readable storage medium can be a tangible device that can retain and store instructions for use by an instruction execution device. The computer readable storage medium may be, for example, but is not limited to, an electronic storage device, a magnetic storage device, an optical storage device, an electromagnetic storage device, a semiconductor storage device, or any suitable combination of the foregoing. A non-exhaustive list of more specific examples of the computer readable storage medium includes the following: a portable computer diskette, a hard disk, a random access memory (RAM), a read-only memory (ROM), an erasable programmable read-only memory (EPROM or Flash memory), a static random access memory (SRAM), a portable compact disc read-only memory (CD-ROM), a digital versatile disk (DVD), a memory stick, a floppy disk, a mechanically encoded device such as punch-cards or raised structures in a groove having instructions recorded thereon, and any suitable combination of the foregoing. A computer readable storage medium, as used herein, is not to be construed as being transitory signals per se, such as radio waves or other freely propagating electromagnetic waves, electromagnetic waves propagating through a waveguide or other transmission media (e.g., light pulses passing through a fiber-optic cable), or electrical signals transmitted through a wire.
Computer readable program instructions described herein can be downloaded to respective computing/processing devices from a computer readable storage medium or to an external computer or external storage device via a network, for example, the Internet, a local area network, a wide area network and/or a wireless network. The network may comprise copper transmission cables, optical transmission fibers, wireless transmission, routers, firewalls, switches, gateway computers and/or edge servers. A network adapter card or network interface in each computing/processing device receives computer readable program instructions from the network and forwards the computer readable program instructions for storage in a computer readable storage medium within the respective computing/processing device.
Computer readable program instructions for carrying out operations of the present invention may be assembler instructions, instruction-set-architecture (ISA) instructions, machine instructions, machine dependent instructions, microcode, firmware instructions, state-setting data, or either source code or object code written in any combination of one or more programming languages, including an object oriented programming language such as Smalltalk, C++ or the like, and conventional procedural programming languages, such as the “C” programming language or similar programming languages. The computer readable program instructions may execute entirely on the user's computer, partly on the user's computer, as a stand-alone software package, partly on the user's computer and partly on a remote computer or entirely on the remote computer or server. In the latter scenario, the remote computer may be connected to the user's computer through any type of network, including a local area network (LAN) or a wide area network (WAN), or the connection may be made to an external computer (for example, through the Internet using an Internet Service Provider). In some embodiments, electronic circuitry including, for example, programmable logic circuitry, field-programmable gate arrays (FPGA), or programmable logic arrays (PLA) may execute the computer readable program instructions by utilizing state information of the computer readable program instructions to personalize the electronic circuitry, in order to perform aspects of the present invention.
Aspects of the present invention are described herein with reference to flowchart illustrations and/or block diagrams of methods, apparatus (systems), and computer program products according to embodiments of the invention. It will be understood that each block of the flowchart illustrations and/or block diagrams, and combinations of blocks in the flowchart illustrations and/or block diagrams, can be implemented by computer readable program instructions.
These computer readable program instructions may be provided to a processor of a general purpose computer, special purpose computer, or other programmable data processing apparatus to produce a machine, such that the instructions, which execute via the processor of the computer or other programmable data processing apparatus, create means for implementing the functions/acts specified in the flowchart and/or block diagram block or blocks. These computer readable program instructions may also be stored in a computer readable storage medium that can direct a computer, a programmable data processing apparatus, and/or other devices to function in a particular manner, such that the computer readable storage medium having instructions stored therein comprises an article of manufacture including instructions which implement aspects of the function/act specified in the flowchart and/or block diagram block or blocks.
The computer readable program instructions may also be loaded onto a computer, other programmable data processing apparatus, or other device to cause a series of operational steps to be performed on the computer, other programmable apparatus or other device to produce a computer implemented process, such that the instructions which execute on the computer, other programmable apparatus, or other device implement the functions/acts specified in the flowchart and/or block diagram block or blocks.
The flowchart and block diagrams in the Figures illustrate the architecture, functionality, and operation of possible implementations of systems, methods, and computer program products according to various embodiments of the present invention. In this regard, each block in the flowchart or block diagrams may represent a module, segment, or portion of instructions, which comprises one or more executable instructions for implementing the specified logical function(s). In some alternative implementations, the functions noted in the block may occur out of the order noted in the figures. For example, two blocks shown in succession may, in fact, be executed substantially concurrently, or the blocks may sometimes be executed in the reverse order, depending upon the functionality involved. It will also be noted that each block of the block diagrams and/or flowchart illustration, and combinations of blocks in the block diagrams and/or flowchart illustration, can be implemented by special purpose hardware-based systems that perform the specified functions or acts or carry out combinations of special purpose hardware and computer instructions.
In block 702, multiple vertically adjacent spiral turn layers are partitioned laterally into lateral segment groups, each group including a set of vertically adjacent metal layers. The examples described above included a single metal layer for each level of the inductor; however, each level of the inductor may include multiple layers of metal stacked and connected by vias. These multiple levels can be combined to form larger segments arranged laterally but extending vertically into multiple metal layer. In block 704, each lateral segment group is partitioned into multiple vertical segments, each segment including one or more parallel stacked metal layers.
In block 706, all lateral segment groups and vertical segments are connected together within each group at a spiral outer connection (first end). In block 708, beginning at the outer spiral connection progress toward an inner spiral end (second end) and perform the following:
In block 710, if turn is integer (N)+½ turn (where N=0, 1, 2 . . . ), then vertically transpose paths of the segments within each lateral segment group. In block 712, if turn is an integer (N), laterally transpose segment groups (horizontally). These positions for vertical and lateral transposing may be reversed (N versus N+½). In block 714, combine two or more inner segment groups into one segment group with the same width as one combined or composite segment group(s). In block 716, at the inner spiral end (second end), connect together all lateral segment groups and vertical segments.
In block 720, vary spacings, segments sizes, number of segments, number of metal layers, via sizes and locations, number of turns, etc. to obtain desired performance. The design may be tested to measure performance using computer simulations or the like.
In accordance with the present principles, a 3D inductor structure is described that includes parallel stacking which provides for lower DC resistance. In simulation results, for a four segment structure with 3 micron thick metal layers, where the inductor had an area of 500×500 microns at an operating frequency of 500 MHz, the DC resistance was shown to be reduced by about 22% or more over a conventional solid conductor. The multipath architecture with cross-overs for equal path length both laterally and vertically reduced skin effect and proximity effect losses. Variable segments within each turn further reduced proximity effect losses. The inductance was 10% or greater than the conventional solid inductor. The disclosed structure achieved higher Q at lower frequencies (e.g., for Buck Regulators, CDMA) and was 40% higher at 500 MHz. Q>20 below 500 MHz with air core inductors.
The structures in accordance with the present principles provide a high inductance density, higher quality factor, higher self-resonance frequency and measured results support significant improvements in inductor performance. The 3D inductor structure in accordance with the present principles provides a winding that provides higher self-resonance frequency, includes a multipath architecture with lateral and vertical cross-overs for equal path length to reduce skin effect and proximity effect losses and includes variable segments within each turn (segment pairs) to further reduce proximity effect losses. Structures in accordance with the present principles may be implemented with all back end of the line (BEOL) processing options. The inductor structures may be employed in any semiconductor device or chip that includes or needs an inductor and, in particularly useful embodiments, the present principles provide inductors for high frequency applications such as communications applications, e.g., in GSM and CDMA frequency bands, amplifiers, power transfer devices, etc.
Referring to
In block 802, a first metal layer is patterned to form spiral turns about a center region. The patterning process may employ any known process including lithographic masking and etching, lithographic trench formation, metal deposition and chemical mechanical planarization, etc. The spiral turns include two or more segments that extend length-wise along the turns and have positions that vary from an innermost position relative to the center portion and an outermost position relative to the center portion.
In block 804, lateral and vertical cross-over architectures and any other connection paths between metal layers are formed and configured to couple the segments between the first layer to the segments of a second layer (or additional layers) to form segment paths that have a substantially same length for all segment paths in the structure. One or more cross-over architectures may be employed per turn. Preferably vertical and lateral cross-over architectures are formed ½ a turn apart and may be formed by via connections (and/or other structures, e.g., extensions, bars, connection lines, etc.) formed through a dielectric layer. The dielectric layer may be deposited over the first metal layer and via holes may be opened up to connect to segments as described above.
In block 806, the same lengths for lateral segment groups (segment pairs) may be achieved by connecting segments on the first layer at an innermost position to a segment on the first layer at an outermost position, and a segment on the first layer at an outermost position to a segment on the first layer at an innermost position. If present, a segment on the first layer is connected at an inner intermediary position to a segment on the first layer at an outer intermediary position, and a segment on the first layer at an outer intermediary position is connected to a segment on the first layer at an inner intermediary position. The lateral segment groups may include multiple metal layers connected by vias.
In block 808, the same lengths for vertical segments (vertical segment pairs) may be achieved by connecting segments on the first layer to segments of another metal layer. For example, a top most layer is connected to a lower layer (the first layer), and if present, vertical segments on an intermediary layers are connected with segments on another intermediary layers to achieve equal vertical lengths. The vertical segments may include multiple metal layers connected by vias.
The cross-over structures are formed by patterning the metal layer(s) and connecting portions of the metal layers. The patterning may include any known process. The corresponding geometry preferably includes an equal number of segments that have a positional relationship with segments of other levels.
Note that the shape and geometry, such as, spiral offsets, spiral size, turn spacings, segment size or number (e.g., thickness/widths or number of segments in a turn, etc.) may be varied in block 810, as described above. In block 812, additional layers or structures (e.g., vias, extensions, connections, etc.) may be added and connected by cross-over architectures or be included by connections to increase conductive cross-section and reduce resistance.
In block 814, parallel connections may be formed to increase segment size by combining adjacent (or non-adjacent) segments at lateral cross-overs. This may include forming composite segments be combining innermost segments on each spiral turn. Having described preferred embodiments for a 3D multipath inductor (which are intended to be illustrative and not limiting), it is noted that modifications and variations can be made by persons skilled in the art in light of the above teachings. It is therefore to be understood that changes may be made in the particular embodiments disclosed which are within the scope of the invention as outlined by the appended claims. Having thus described aspects of the invention, with the details and particularity required by the patent laws, what is claimed and desired protected by Letters Patent is set forth in the appended claims.
Number | Name | Date | Kind |
---|---|---|---|
2843829 | Slate | Jul 1958 | A |
5559360 | Chiu | Sep 1996 | A |
6194987 | Zhou | Feb 2001 | B1 |
6459352 | Liu et al. | Oct 2002 | B1 |
6806558 | Apel | Oct 2004 | B2 |
7298238 | Eaton et al. | Nov 2007 | B1 |
7391292 | Maeda et al. | Jun 2008 | B2 |
7902953 | Watt | Mar 2011 | B1 |
8143952 | Kim et al. | Mar 2012 | B2 |
8198970 | Choi et al. | Jun 2012 | B2 |
8325001 | Huang et al. | Dec 2012 | B2 |
8339233 | Tsai et al. | Dec 2012 | B2 |
8754736 | Groves et al. | Jun 2014 | B2 |
20030030532 | Iida | Feb 2003 | A1 |
20060125046 | Bae et al. | Jun 2006 | A1 |
20110133877 | Chiu | Jun 2011 | A1 |
20120044034 | Nazarian | Feb 2012 | A1 |
20130293336 | Lo et al. | Nov 2013 | A1 |
20130328164 | Cheng | Dec 2013 | A1 |
Entry |
---|
Groves, R., et al. “High-Q Multipath Parallel Stacked Inductor” U.S. Appl. No. 14/242,425, filed Apr. 1, 2014 (44 Pages). |
Bae, H., et al. “Cost Effective Parallel-branch Spiral Inductor with Enhanced Quality Factor and Resonance Frequency” 2007 Topical Meeting on Silicon Monolithic Integrated Circuits in RF Systems. Jan. 2007. pp. 87-90. |
López-Villegas, J., et al. “Improvement of the Quality Factor of RF Integrated Inductors by Layout Optimization” IEEE Transactions on Microwave Theory and Techniques, vol. 48, No. 1. Jan. 2000. pp. 76-83. |
Tiemeijer, L.F., et al. “Record Q Spiral Inductors in Standard CMOS” International Electron Devices Meeting, 2001. IEDM '01. Technical Digest. Dec. 2001. pp. 40.7-1-40.7-3. |
Wu, C., et al. “Selective Metal Parallel Shunting Inductor and Its VCO Application” IEEE Transactions on Circuits and Systems—I: Regular Papers, vol. 52, No. 9. Sep. 2005. pp. 1811-1818. |
Xu, X., et al. “Design of Novel High-Q-Factor Multipath Stacked On-Chip Spiral Inductors” IEEE Transactions on Electron Devices, vol. 59, No. 8. Aug. 2012. pp. 2011-2018. |
Yin, W., et al. “Double-Level Spiral Inductors With Multiple-Via Interconnects on GaAs Substrates” IEEE Transactions on Magnetics, vol. 40, No. 3. May 2004. pp. 1756-1758. |
Number | Date | Country | |
---|---|---|---|
20160155558 A1 | Jun 2016 | US |