Claims
- 1. An absolute signal detecting method using an n-bit positional signal provided along a first track of a code plate and using an incremental signal related to said n-bit signal and provided along a second track of said code plate, said absolute signal detecting method comprising the steps of providing on said code plate a third track containing an m-bit signal where said m-bit signal is representative of the magnetic pole positions of the rotating member of an AC servo motor; reading said m-bit signal at the time of turning power ON and loading said read m-bit signal into a counting circuit; subsequently reading said n-bit signal from said code plate and loading said read n-bit signal into said counting circuit; and adding to said loaded n-bit signal signals read from said incremental track to detect the angular position of said rotating member of said servo motor.
- 2. An absolute signal detecting method according to claim 1, further comprising the steps of using a latch circuit to read said n-bit signal at the instants when said incremental signal changes its value; and loading said read n-bit signal through a parallel signal converter into said counting circuit.
- 3. An absolute signal detecting method according to claim 1, wherein said counting circuit is caused to additively count said incremental signals for a first direction of rotation of said servo motor, and to subtractively count said incremental signals for a second direction of rotation of said servo motor.
- 4. An absolute signal detecting method according to claim 2, wherein said counting circuit is caused to additively count said incremental signals for a first direction of rotation of said servo motor, and to subtractively count said incremental signals for a second direction of rotation of said servo motor.
- 5. An absolute encoder for providing an absolute signal using an n-bit positional signal formed on one track of a code plate and an incremental signal related to said n-bit signal and formed on another track of said code plate, said encoder comprising an UP/DOWN circuit having an input coupled to means for reading said incremental signal, a counting circuit having an input coupled to an output of said UP/DOWN circuit, a latch circuit having inputs coupled to means for reading said n-bit signal and said incremental signal, a parallel signal converter having an input coupled to an output of said latch circuit, a pure binary signal converter and data selector coupled between an output of said parallel signal converter and input means for said counting circuit, and a load command circuit interconnecting said pure binary signal converter and a source of power ON/OFF signal with said date selector and said counting circuit.
Priority Claims (1)
| Number |
Date |
Country |
Kind |
| 6-59281 |
Mar 1994 |
JPX |
|
BACKGROUND OF THE INVENTION
This application is a continuation-in-part of my prior application, Ser. No. 08/357,439, filed Dec. 16, 1994, now abandoned.
US Referenced Citations (4)
| Number |
Name |
Date |
Kind |
|
4737187 |
Kibrick et al. |
Apr 1988 |
|
|
5231596 |
Nakazawa et al. |
Jul 1993 |
|
|
5418362 |
Lusby et al. |
May 1995 |
|
|
5438193 |
Takagi et al. |
Aug 1995 |
|
Foreign Referenced Citations (2)
| Number |
Date |
Country |
| 341314 |
Nov 1989 |
EPX |
| 2-35314 |
Feb 1990 |
JPX |
Non-Patent Literature Citations (1)
| Entry |
| Electronic Letters, vol. 25, No. 21, Oct. 21, 1989, pp. 1436-1437. |
Continuation in Parts (1)
|
Number |
Date |
Country |
| Parent |
357439 |
Dec 1994 |
|