Adaptive charge balanced edge termination

Information

  • Patent Grant
  • 10229988
  • Patent Number
    10,229,988
  • Date Filed
    Monday, December 11, 2017
    6 years ago
  • Date Issued
    Tuesday, March 12, 2019
    5 years ago
Abstract
In one embodiment, a semiconductor device can include a substrate including a first type dopant. The semiconductor device can also include an epitaxial layer located above the substrate and including a lower concentration of the first type dopant than the substrate. In addition, the semiconductor device can include a junction extension region located within the epitaxial layer and including a second type dopant. Furthermore, the semiconductor device can include a set of field rings in physical contact with the junction extension region and including a higher concentration of the second type dopant than the junction extension region. Moreover, the semiconductor device can include an edge termination structure in physical contact with the set of field rings.
Description
BACKGROUND

There are different types of edge termination structures used to increase the breakdown voltage of P-N junctions in semiconductor devices such as diodes, metal-oxide semiconductor field-effect transistor (MOSFET) devices, insulated-gate bipolar transistor (IGBT) devices, bipolar junction transistor (BJT) devices, and the like. Various edge termination structures have been developed including, for example, field plate structures, field limiting rings with or without field plates, junction termination extension (JTE) and its variants. However, it is desirable to develop an edge termination structure utilizing as small a width as possible to achieve ideal planar breakdown voltages on given P-N junctions.


SUMMARY

Various embodiments in accordance with the invention provide efficient, manufacturable, and robust edge termination techniques utilizing a smaller width that are able to achieve ideal planar breakdown voltages on given P-N junctions.


In one embodiment, a semiconductor device can include a substrate including a first type dopant. The semiconductor device can also include an epitaxial layer located above the substrate and including a lower concentration of the first type dopant than the substrate. In addition, the semiconductor device can include a junction extension region located within the epitaxial layer and including a second type dopant. Furthermore, the semiconductor device can include a set of isolated narrow and shallow field rings in physical contact with the junction extension region and including a higher concentration of the second type dopant than the junction extension region. Moreover, the semiconductor device can include an edge termination structure in physical contact with the set of field rings.


In another embodiment, a method can include generating a junction extension region within an upper surface of an epitaxial layer of a semiconductor device. The epitaxial layer can include a first type dopant and the junction extension region can include a second type dopant. Furthermore, the method can include generating a set of isolated narrow and shallow field rings in physical contact with the junction extension region and including a higher concentration of the second type dopant than the junction extension region. Additionally, the method can include generating an edge termination structure in physical contact with the set of field rings.


In yet another embodiment, a metal oxide semiconductor field effect transistor (MOSFET) device can include a substrate including a first type dopant. Also, the MOSFET device can include an epitaxial layer located above the substrate and including a lower concentration of the first type dopant than the substrate. Moreover, the MOSFET device can include a junction extension region located within the epitaxial layer and including a second type dopant. Additionally, the MOSFET device can include a set of isolated narrow and shallow field rings in physical contact with the junction extension region and including a higher concentration of the second type dopant than the junction extension region. Furthermore, the MOSFET device can include an edge termination structure in physical contact with the set of field rings.


While particular embodiments in accordance with the invention have been specifically described within this Summary, it is noted that the invention and the claimed subject matter are not limited in any way by these embodiments.





BRIEF DESCRIPTION OF THE DRAWINGS

Within the accompanying drawings, various embodiments in accordance with the invention are illustrated by way of example and not by way of limitation. It is noted that like reference numerals denote similar elements throughout the drawings.



FIG. 1 is a side sectional view of an adaptive charge balanced edge termination of a semiconductor device in accordance with various embodiments of the invention.



FIG. 2 is side sectional view of a conventional single zone junction termination extension (JTE).



FIG. 3 is a graph comparing breakdown voltage sensitivity to charge variation in a conventional JTE and an adaptive charge balanced edge termination in accordance with various embodiments of the invention.



FIG. 4 illustrates the dependence of breakdown voltage on a junction extension charge for an adaptive charge balanced edge termination in accordance with various embodiments of the invention.



FIG. 5 illustrates the dependence of breakdown voltage on a junction extension charge for a single zone junction termination extension.



FIGS. 6-10 illustrate a process for fabricating an adaptive charge balanced edge termination of a semiconductor device in accordance with various embodiments of the invention.



FIG. 11 is flow diagram of a method in accordance with various embodiments of the invention.





The drawings referred to in this description should not be understood as being drawn to scale except if specifically noted.


DETAILED DESCRIPTION

Reference will now be made in detail to various embodiments in accordance with the invention, examples of which are illustrated in the accompanying drawings. While the invention will be described in conjunction with various embodiments, it will be understood that these various embodiments are not intended to limit the invention. On the contrary, the invention is intended to cover alternatives, modifications and equivalents, which may be included within the scope of the invention as construed according to the Claims. Furthermore, in the following detailed description of various embodiments in accordance with the invention, numerous specific details are set forth in order to provide a thorough understanding of the invention. However, it will be evident to one of ordinary skill in the art that the invention may be practiced without these specific details or with equivalents thereof. In other instances, well known methods, procedures, components, and circuits have not been described in detail as not to unnecessarily obscure aspects of the invention.


Some portions of the detailed descriptions that follow are presented in terms of procedures, logic blocks, processing, and other symbolic representations of operations for fabricating semiconductor devices. These descriptions and representations are the means used by those skilled in the art of semiconductor device fabrication to most effectively convey the substance of their work to others skilled in the art. In the present application, a procedure, logic block, process, or the like, is conceived to be a self-consistent sequence of steps or instructions leading to a desired result. The steps are those requiring physical manipulations of physical quantities. It should be borne in mind, however, that all of these and similar terms are to be associated with the appropriate physical quantities and are merely convenient labels applied to these quantities. Unless specifically stated otherwise as apparent from the following discussions, it is appreciated that throughout the present application, discussions utilizing terms such as “generating,” “creating,” “forming,” “performing,” “producing,” “depositing,” “etching”, “defining”, “removing” or the like, refer to actions and processes of semiconductor device fabrication.


The figures are not drawn to scale, and only portions of the structures, as well as the various layers that form those structures, may be shown in the figures. Furthermore, fabrication processes and steps may be performed along with the processes and steps discussed herein; that is, there may be a number of process steps before, in between and/or after the steps shown and described herein. Importantly, embodiments in accordance with the invention can be implemented in conjunction with these other (perhaps conventional) processes and steps without significantly perturbing them. Generally speaking, embodiments in accordance with the invention can replace portions of a conventional process without significantly affecting peripheral processes and steps.


As used herein, the letter “N” refers to an N-type dopant and the letter “P” refers to a P-type dopant. A plus sign “+” or a minus sign “−” is used to represent, respectively, a relatively high or relatively low concentration of the dopant.


The term “channel” is used herein in the accepted manner. That is, current moves within a FET in a channel, from the source connection to the drain connection. A channel can be made of either n-type or p-type semiconductor material; accordingly, a FET is specified as either an n-channel or p-channel device. Note that some of the figures are discussed in the context of an n-channel device, specifically an n-channel MOSFET. However, embodiments in accordance with the invention are not so limited. The discussion of the figures can be readily mapped to a p-channel device by substituting n-type dopant and materials for corresponding p-type dopant and materials, and vice versa.



FIG. 1 is a side sectional view of an adaptive charge balanced edge termination area 106 of a semiconductor device 100 in accordance with various embodiments of the invention. With the present embodiment, the adaptive charge balanced edge termination area 106 includes the main P-N junction of the semiconductor device 100 being terminated along with a P type junction extension region 110 at the surface of the semiconductor device 100. In an embodiment, the junction extension region 110 includes laterally varying dopant wherein the doping is more intense closer to source metal 108 and gradually decreases in doping intensity further away from the source metal 108. Within one embodiment, the junction extension region 110 can include highly doped P field rings 114 which are used to form an ohmic contact between the silicon and multiple field plates 112. In an embodiment, the field rings 114 can be implemented as isolated, narrow, and shallow field rings 114. In one embodiment, the semiconductor device 100 can include an N+ substrate 102, an N− doped epitaxial region 104, source metal 108, and the adaptive charge balanced edge termination area 106. In an embodiment, the junction extension region 110 is terminated by a polysilicon and metal field plate 118, which further extends the breakdown voltage due to the traditional field plate action (e.g., depletion from the MOS section consisting of the field plate and the isolation dielectric and the silicon epitaxial region). In an embodiment, the thickness of the isolation dielectric is chosen according to the differential breakdown voltage between the drain potential and the field plate potential. It is pointed out that the polysilicon and metal field plate 118 of the present embodiment includes a polysilicon field plate 116. Note that in an embodiment, the N+ substrate 102 and the N− doped epitaxial region 104 can collectively be referred to as a substrate, but are not limited to such. A channel stop region is described in detail later (e.g., FIG. 10) and is not shown here.


Within the present embodiment, the junction extension region 110 excluding the specially confined highly P type doped ohmic field rings 114 can include a total charge per unit area which is about 10%-70% of the charge value at which conventional JTE (e.g., within FIG. 2) or JTE variants achieves highest breakdown voltage or charge balance conditions. It is noted that in the semiconductor device 100, under reverse bias conditions, the charge in junction extension region 110 excluding ohmic field rings 114 depletes at a certain cathode voltage which depends on the depleted charge in the region and at a voltage that is small compared to the breakdown voltage of the P-N junction of the semiconductor device 100. Once the junction extension region 110 is depleted, the field plates 112 connected to the silicon through ohmic field rings 114 float to different voltages depending on the potential distribution in the depleted P type junction extension region 110. Note that the field plates 112 located closer to the cathode potential side at the surface float to a higher potential. In addition, the field plates 112 located closer to the anode potential side at the surface float to a lower potential. The field plates 112 which float to negative potentials with respect to cathode potential aid in depleting the N type silicon and hence mitigating the electric fields experienced by the main P-N junction and its extension area 110.


Within FIG. 1, the P+ field rings 114 in an embodiment are able to force another distribution of the potential in addition to the potential distribution that occurs without the P+ field rings 114. Furthermore, in one embodiment, the adaptive charge balanced edge termination area 106 is adapting the potential drop in silicon within its field plates structures 112 located on the top of the silicon. Specifically, each of the field plates 112 includes metal that has a constant potential. Additionally, each of these metals of the field plates 112 has a similar potential that can force an electric field on top of the silicon of the semiconductor device 100.


It is pointed out that in an embodiment the adaptive charge balanced edge termination area 106 can be very efficient in terms of the space (or area) used to achieve breakdown voltages close to ideal value. For example in one embodiment, by utilizing the adaptive charge balanced edge termination area 106, the P-N junction semiconductor device 100 when designed for 660 volts (V) operation can be effectively terminated using less than 110 microns (or micrometers) of silicon surface of the semiconductor device 100. In addition, the adaptive charge balanced edge termination area 106 has a wide margin for manufacturing variations when compared with a conventional junction termination extension structure (e.g., FIG. 2).


Within FIG. 1, note that the semiconductor device 100 can be implemented in a wide variety of ways. For example, in various embodiments, the semiconductor 100 can be implemented as, but is not limited to, a diode, a metal-oxide semiconductor field-effect transistor (MOSFET), an insulated-gate bipolar transistor (IGBT), a bipolar junction transistor (BJT), and the like. In addition, in various embodiments, the adaptive charge balanced edge termination area 106 of the semiconductor device 100 can include a greater or lesser number of field plates than the field plates 112 shown within FIG. 1. Furthermore, in one embodiment, a passivation layer (not shown) can be deposited above the source metal 108, the field plate structures 112, and any other structures and upper surfaces of the semiconductor device 100. Moreover, in an embodiment, a layer of polyimide (not shown) can be deposited over the source metal 108, the field plate structures 112, and any other structures and upper surfaces of the semiconductor device 100. In an embodiment, the junction extension region 110 can be implemented as P− junction extension region 110, but is not limited to such. In one embodiment, the doping concentration of the P− junction termination extension region 110 can be substantially lower than that of a conventional single zone JTE (e.g., 206 of FIG. 2) for silicon. For example, in an embodiment, the doping concentration of the P− junction extension region 110 can be, but is not limited to, of the order of approximately 1×1011/cm3 while the doping concentration of a conventional single zone JTE is 1×1012/cm3 for silicon.


It is pointed out that FIG. 1 includes both an X-axis and Y-axis that illustrate the cross sectional size of the semiconductor device 100. Specifically, the X-axis of FIG. 1 includes a micron (or micrometer) scale while the Y-axis includes a micron (or micrometer) scale.


Note that the semiconductor device 100 may not include all of the elements illustrated by FIG. 1. Additionally, the semiconductor device 100 can be implemented to include one or more elements not illustrated by FIG. 1. It is pointed out that the semiconductor device 100 can be utilized or implemented in any manner similar to that described herein, but is not limited to such.



FIG. 2 is side sectional view of a conventional single zone junction termination extension (JTE) 206 of a semiconductor device 200. It is pointed out that the single zone junction termination extension 202 is included herein to illustrate the advantages of various embodiments in accordance with the invention. The semiconductor device 200 includes a substrate 202, an epitaxial region 204, the junction termination extension 206, and a source metal 108. It is noted that the junction termination extension 206 is fabricated within the epitaxial region 204 and includes laterally varying doping. Specifically, the doping of the junction termination extension 206 is more intense closer to the source metal 208 and gradually decreases in doping intensity further away from the source metal 108.



FIG. 3 is a graph 300 illustrating a comparison of breakdown voltage sensitivity to charge variation in the junction extension region 110 of the adaptive charge balanced edge termination structure 106 in accordance with an embodiment of the invention and the conventional junction termination extension 206. It is pointed out that the Y-axis of the graph 300 represents the breakdown voltage (V) while the X-axis of the graph 300 represents the extension charge variation by percent (%). Furthermore, curve 302 of the graph 300 represents the breakdown voltage sensitivity to charge variation in the junction extension region 110 of the adaptive charge balanced edge termination structure 106. In addition, curve 304 of the graph 300 represents the breakdown voltage sensitivity to charge variation in the conventional junction termination extension 206.


Within graph 300, it is pointed out that the curve 302 representing the adaptive charge balanced edge termination structure 106 has a much smoother curve than the curve 304 representing the conventional junction termination extension 206. Moreover, note that the curve 302 does not include the sharp drop exhibited by the curve 304 from zero to approximately 14% charge variation. Therefore, the adaptive charge balanced edge termination structure 106 produces better breakdown voltage sensitivity to charge variation.



FIGS. 4 and 5 will be described and compared to demonstrate that the adaptive charge balanced edge termination structure 106 in accordance with an embodiment of the invention performs better than the conventional single zone junction termination extension 206.



FIG. 4 is a graph 400 illustrating the dependence of breakdown voltage on a junction extension charge for an adaptive charge balanced edge termination structure (e.g., 106) in accordance with various embodiments of the invention. Note that the Y-axis of the graph 400 represents the breakdown voltage (V) while the X-axis of the graph 400 represents the extension charge (/cm2). Additionally, curve 402 of the graph 400 represents the dependence of breakdown voltage on a junction extension charge for the adaptive charge balanced edge termination structure 106.



FIG. 5 is a graph 500 illustrating the dependence of breakdown voltage on a junction extension charge for a conventional single zone junction termination extension (e.g., 206). It is noted that the Y-axis of the graph 500 represents the breakdown voltage (V) while the X-axis of the graph 500 represents the extension charge (/cm2). Furthermore, curve 502 of the graph 500 represents the dependence of breakdown voltage on a junction extension charge for the conventional single zone junction termination extension 206.


Note that the adaptive charge balanced edge termination curve 402 of the graph 400 is a flatter curve than the junction termination extension curve 502 of the graph 500. Therefore, the adaptive charge balanced edge termination structure 106 performs better than the conventional single zone junction termination extension 206. Moreover, it is noted that the lowest extension charge value shown within the graph 400 is an order of magnitude less than the lowest extension charge value shown with the graph 500. As such, the adaptive charge balanced edge termination structure 106 performs better than the conventional single zone junction termination extension 206.



FIGS. 6-10 illustrate a process for fabricating an adaptive charge balanced edge termination of a semiconductor device in accordance with various embodiments of the invention. In one embodiment, the semiconductor device of FIG. 6-10 can include, but is not limited to, a 600 V MOSFET with an adaptive charge balanced edge termination.



FIG. 6 illustrates a side sectional view of an extension ring mask or junction extension region mask 606 in accordance with an embodiment of the invention deposited (or located) on an N− doped epitaxial layer 604, which is formed above an N+ substrate 602. It is noted that in one embodiment, the N+ substrate 602 and the N− doped epitaxial layer 604 can collectively be referred to as a substrate, but are not limited to such.


More specifically, in an embodiment, the junction extension mask 606 can include a larger opening 608 for forming a P type tub region within the N− doped epitaxial layer 604. In addition, the junction extension mask 606 can include a grated mask region 610 which has openings designed so that the desired amount of doped charge is incorporated within the N− doped epitaxial layer 604 to form a P junction extension region for termination using a single high doped boron implantation 612, but is not limited to such. It is pointed out that wherever there are openings within the junction extension mask 606, the boron 612 is able to pass through the openings and into the N− doped epitaxial layer 604. Furthermore, the openings of the grated mask region 610 are designed in such a manner that once the boron 612 is incorporated in the N− doped epitaxial layer 604, the boron 612 will eventually overlap after a thermal drive-in. Additionally, in an embodiment, the openings of the grated mask region 610 are designed to form the P junction extension region for termination having laterally varying dopant wherein the doping is more intense closer to the larger opening 608 and gradually decreases in doping intensity further away from the larger opening 608. In one embodiment, the openings of the grated mask region 610 are larger closer to the larger opening 608 and gradually get smaller further away from the larger opening 608.


After the implantation of boron 612 within the N− doped epitaxial layer 604, FIG. 7 illustrates a thermal charge drive-in of boron 612 within the N− doped epitaxial layer 604 in accordance with various embodiments of the invention. In this manner, a P-tub 702 and a P junction termination extension region 704 are fabricated or formed within the N− doped epitaxial layer 604. It is pointed out that the thermal charge drive-in causes the implanted boron 612 to diffuse and overlap within the N− doped epitaxial layer 604. In addition, after the thermal drive-in process, FIG. 7 illustrates that a field oxide 706 can be grown or deposited onto the N− doped epitaxial layer 604 in accordance with various embodiments of the invention. In an embodiment, the junction extension region 704 can be implemented as P− junction extension region 704, but is not limited to such. In one embodiment, the junction extension region 704 includes laterally varying dopant wherein the doping is more intense closer to the P-tub 702 and gradually decreases in doping intensity further away from the P-tub 702.


After fabricating the field oxide 706, FIG. 8 illustrates that an active mask layer can be utilized to etch off portions of the field oxide 706 thereby exposing the N− doped epitaxial layer 604. At that point, a gate oxide 802 can be grown on or above the top surfaces of the etched field oxide 706 and the N− doped epitaxial layer 604. After which, polysilicon 804 can be deposited on or above the top surfaces of the etched field oxide 706 and the N− doped epitaxial layer 604. Next, a mask can be utilized to etch or pattern away portions of polysilicon 804 resulting in the definition of a gate region 806, a gate runner 808, and a polysilicon field plate 810. It is pointed out that within FIG. 8, an active region 812 of the semiconductor device is on the left side of a vertical dash line while a termination region 814 of the semiconductor device is on the right side of the vertical dash line.



FIG. 9 illustrates body implant within the N− doped epitaxial layer 604, a thermal drive-in, followed by source N+ arsenic and shallow P+ implant resulting in P body 902 in accordance with various embodiments of the invention. Next, a deposition of an interlayer dielectric 904 can be deposited on or over the gate oxide 802 (not shown), the gate runner polysilicon 808, the polysilicon field plate 810, the polysilicon 804, and other upper surfaces of the semiconductor device of FIG. 9.



FIG. 10 illustrates a contact mask can be utilized to contact etch regions (or cavities or holes or trenches) 1012 that extend through the interlayer dielectric 904, the field oxide 706, and into the P junction extension region 704. Next, a shallow boron implant 1006, but not limited to, P+ doped polysilicon (or boron doped polysilicon) can be performed into the P junction extension region 704 at the bottom of each contact cavity 1012. Note that these implantations can be referred to as field rings 1006, which may be isolated, narrow, and shallow. After which, a layer of metal 1002 can be deposited above or over the semiconductor device 1000 and into the contact cavities 1012. Next, the metal 1002 can be etched to fabricate and make independent the source metal 1004, the gate runner 806, field plate structures 1008, and a metal and polysilicon field plate structure 1014. In this manner, the field plate structures 1008 and the metal and polysilicon field plate structure 1014 are in ohmic contact with the P junction extension region 704, but are not limited to such. For example, in one embodiment, the field plate structures 1008 and the metal and polysilicon field plate structure 1014 can be implemented such they are in Schottky contact with the P junction extension region 704. Note that in an embodiment the Schottky contact basically has a barrier between the contact and the silicon, and that is with a depletion layer (not shown). In one embodiment, it is noted that the metal and polysilicon field plate structure 1014 includes the polysilicon field plate 810.


It is pointed out that in one embodiment, the adaptive charge balanced edge termination 1010 can include, but is not limited to, the P junction extension region 704, the field plate structures 1008, the metal and polysilicon field plate structure 1014, the polysilicon field plate 810, and the gate runner 806. In an embodiment, a layer of polyimide (not shown) can be deposited above and over the source metal 1004, metal 1002, the gate runner 806, the field plate structures 1008, the metal and polysilicon field plate structure 1014, and any other structures and upper surfaces of the semiconductor device 1000. In one embodiment, a passivation layer (not shown) can be deposited above and over the source metal 1004, metal 1002, the gate runner 806, the field plate structures 1008, the metal and polysilicon field plate structure 1014, and any other structures and upper surfaces of the semiconductor device 1000.


Within FIG. 10, it is understood that a greater or lesser number of field plate structures 1008 can be implemented within the adaptive charge balanced edge termination 1010 of the semiconductor device 1000 than the five field plate structures 1008 shown. For example, in various embodiments, the semiconductor device 1000 can be implemented with, but not limited to, a set of metal and polysilicon field plates 1014, a set of metal field plates 1008, and/or a set of polysilicon field plates 810. In one embodiment, the number of field plates structures 1008 implemented within the adaptive charge balanced edge termination 1010 of the semiconductor device 1000 can depend on the voltage of the semiconductor device 1000 and the physical limits of the lithography equipment being utilized to fabricate the semiconductor device 1000. In an embodiment, note that the minimum achievable distance between the metal contacts of the field plate structures 1008 can be related to the critical field of the silicon of the semiconductor device 1000. In various embodiments, the gap distance or size located between each of the field plate structures 1008 can be similar to other gap distances or can be different or can be a mixture of similar and different distances. For example in various embodiments, the gap distance or size between two field plate structures (e.g., 1008) can be implemented as 2 microns, 3 microns, or a few microns, but is not limited to such.


Note that an adaptive charge balanced edge termination (e.g., 106 or 1010) of a semiconductor device (e.g., 100 or 1000) can be fabricated or implemented in accordance with various embodiments of the invention.


It is pointed out that the adaptive charge balanced edge termination 1010 and the semiconductor device 1000 may not include all of the elements illustrated by FIG. 10. Moreover, the adaptive charge balanced edge termination 1010 and the semiconductor device 1000 can each be implemented to include one or more elements not illustrated by FIG. 10. Note that the adaptive charge balanced edge termination 1010 and the semiconductor device 1000 can be utilized or implemented in any manner similar to that described herein, but is not limited to such.



FIG. 11 is a flow diagram of a method 1100 for fabricating in accordance with various embodiments of the invention an adaptive charge balanced edge termination of a semiconductor device. Although specific operations are disclosed in FIG. 11, such operations are examples. The method 1100 may not include all of the operations illustrated by FIG. 11. Also, method 1100 may include various other operations and/or variations of the operations shown. Likewise, the sequence of the operations of flow diagram 1100 can be modified. It is appreciated that not all of the operations in flow diagram 1100 may be performed. In various embodiments, one or more of the operations of method 1100 can be controlled or managed by software, by firmware, by hardware or by any combination thereof, but is not limited to such. Method 1100 can include processes of embodiments of the invention which can be controlled or managed by a processor(s) and electrical components under the control of computer or computing device readable and executable instructions (or code). The computer or computing device readable and executable instructions (or code) may reside, for example, in data storage features such as computer or computing device usable volatile memory, computer or computing device usable non-volatile memory, and/or computer or computing device usable mass data storage. However, the computer or computing device readable and executable instructions (or code) may reside in any type of computer or computing device readable medium or memory.


At operation 1102 of FIG. 11, an epitaxial layer (e.g., 604) can be formed on or above a substrate (e.g., 602). It is noted that operation 1102 can be implemented in a wide variety of ways. For example, in one embodiment the substrate at operation 1102 can include a first dopant while the epitaxial layer can include a lower concentration of the first dopant. Operation 1102 can be implemented in any manner similar to that described herein, but is not limited to such.


At operation 1104, a junction extension region (e.g., 704) for termination can be generated within an upper surface of the epitaxial layer. Note that operation 1104 can be implemented in a wide variety of ways. For example, in an embodiment the junction extension region for termination can include a second dopant. Operation 1104 can be implemented in any manner similar to that described herein, but is not limited to such.


At operation 1106 of FIG. 11, a field dielectric (e.g., 706) can be formed and defined over or above the upper surface of the epitaxial layer. It is pointed out that operation 1106 can be implemented in a wide variety of ways. For example, operation 1106 can be implemented in any manner similar to that described herein, but is not limited to such.


At operation 1108, gate dielectric (e.g., 802) can be formed and defined over or above field dielectric and/or the upper surface of the epitaxial layer. Note that operation 1108 can be implemented in a wide variety of ways. For example, operation 1108 can be implemented in any manner similar to that described herein, but is not limited to such.


At operation 1110 of FIG. 11, a conductive material (e.g., 804) can be formed and defined over or above gate dielectric. It is noted that operation 1110 can be implemented in a wide variety of ways. For example, operation 1110 can be implemented in any manner similar to that described herein, but is not limited to such.


At operation 1112, a dielectric layer (e.g., 904) can be formed over or above the conductive material, field dielectric, and/or the upper surface of the epitaxial layer. It is pointed out that operation 1112 can be implemented in a wide variety of ways. For example, operation 1112 can be implemented in any manner similar to that described herein, but is not limited to such.


At operation 1114 of FIG. 11, one or more cavities or holes (e.g., 1012) can be formed through one or more of the dielectric layer, gate dielectric, field dielectric, and into the junction extension region for termination. Note that operation 1114 can be implemented in a wide variety of ways. For example, operation 1114 can be implemented in any manner similar to that described herein, but is not limited to such.


At operation 1116, a field ring (e.g., 1006) can be generated within the junction extension region for termination in the bottom of the one or more cavities. It is noted that operation 1116 can be implemented in a wide variety of ways. For example, in one embodiment each contact region at operation 1116 can include a higher concentration of the second dopant. Operation 1116 can be implemented in any manner similar to that described herein, but is not limited to such.


At operation 1118 of FIG. 11, a conductive layer (e.g., 1002) can be formed over or above the one or more cavities, any dielectric layer, any conductive material, any field dielectric, and/or the upper surface of the epitaxial layer. It is pointed out that operation 1118 can be implemented in a wide variety of ways. For example, operation 1118 can be implemented in any manner similar to that described herein, but is not limited to such.


At operation 1120, one or more portions of the conductive layer can be removed such that the conductive layer within each of the one or more cavities does not physically contact conductive layer in another cavity. Note that operation 1120 can be implemented in a wide variety of ways. For example, operation 1120 can be implemented in any manner similar to that described herein, but is not limited to such.


At operation 1122 of FIG. 11, a passivation layer or a layer of polyimide can be formed over or above any conductive layer and/or the upper surface of the epitaxial layer. It is noted that operation 1122 can be implemented in a wide variety of ways. For example, operation 1122 can be implemented in any manner similar to that described herein, but is not limited to such. In this manner, an adaptive charge balanced edge termination of a semiconductor device can be fabricated in accordance with various embodiments of the invention.


The foregoing descriptions of various specific embodiments in accordance with the invention have been presented for purposes of illustration and description. They are not intended to be exhaustive or to limit the invention to the precise forms disclosed, and many modifications and variations are possible in light of the above teaching. The invention is to be construed according to the Claims and their equivalents.

Claims
  • 1. A method comprising: generating a junction extension region within an upper surface of an epitaxial layer of a semiconductor device, wherein said epitaxial layer comprising a first type dopant and said junction extension region comprising a second type dopant;generating a field ring within said junction extension region and comprising a higher concentration of said second type dopant than said junction extension region; andforming a field plate above and in physical contact with said field ring, said field plate comprises a metal and a polysilicon that are both located above and extend beyond said junction extension region,wherein an edge termination of said semiconductor device comprises said junction extension region, said field ring, and said field plate.
  • 2. The method of claim 1, further comprising: forming a plurality of metal field plates, said edge termination comprises said plurality of metal field plates.
  • 3. The method of claim 1, further comprising: forming a plurality of polysilicon field plates, said edge termination comprises said plurality of polysilicon field plates.
  • 4. The method of claim 1, wherein said junction extension region comprises laterally varying doping of said second type dopant.
  • 5. The method of claim 1, wherein said field plate is in ohmic contact with said junction extension region.
  • 6. The method of claim 1, further comprising: forming a tub region within said epitaxial layer and comprising said second type dopant.
  • 7. The method of claim 1, further comprising: generating a plurality of field rings within said junction extension region, each of said plurality of field rings comprising a higher concentration of said second type dopant than said junction extension region, said edge termination comprises said plurality of field rings.
  • 8. A method comprising: generating a junction extension region within an upper surface of an epitaxial layer of a metal oxide semiconductor field effect transistor (MOSFET) device, wherein said epitaxial layer comprising a first type dopant and said junction extension region comprising a second type dopant;generating a plurality of field rings within said junction extension region, each of said plurality of field rings comprising a higher concentration of said second type dopant than said junction extension region; andforming a plurality of field plates, a field plate of said plurality of field plates is above and in physical contact with a field ring of said plurality of field rings, said field plate comprises a metal and a polysilicon that are both located above and extend beyond said junction extension region,wherein an edge termination of said MOSFET device comprises said junction extension region, said plurality of field rings, and said plurality of field plates.
  • 9. The method of claim 8, wherein each of said plurality of field plates comprises metal.
  • 10. The method of claim 8, wherein each of said plurality of field plates comprises polysilicon.
  • 11. The method of claim 8, wherein said junction extension region comprises laterally varying doping of said second type dopant.
  • 12. The method of claim 8, further comprising: forming a tub region within said epitaxial layer and comprising said second type dopant.
  • 13. The method of claim 12, wherein said tub region in contact with and laterally adjacent to said junction extension region and extends deeper than said junction extension region.
  • 14. The method of claim 8, wherein a second field plate of said plurality of field plates is above and in physical contact with a second field ring of said plurality of field rings.
  • 15. A method comprising: generating a junction extension region within an upper surface of an epitaxial layer of a semiconductor device, wherein said epitaxial layer comprising a first type dopant and said junction extension region comprising a second type dopant, said junction extension region comprises laterally varying doping of said second type dopant;forming a tub region within said epitaxial layer and comprising said second type dopant;generating a field ring within said junction extension region and comprising a higher concentration of said second type dopant than said junction extension region; andforming a field plate above and in physical contact with said field ring, said field plate comprises a metal and a polysilicon that are both located above and extend beyond said junction extension region,wherein an edge termination of said semiconductor device comprises said junction extension region, said field ring, and said field plate.
  • 16. The method of claim 15, further comprising: forming a plurality of metal field plates, said edge termination comprises said plurality of metal field plates.
  • 17. The method of claim 15, further comprising: forming a plurality of polysilicon field plates, said edge termination comprises said plurality of polysilicon field plates.
  • 18. The method of claim 15, wherein said field plate is in ohmic contact with said junction extension region.
  • 19. The method of claim 15, further comprising: forming a plurality of field rings within said junction extension region and each comprising a higher concentration of said second type dopant than said junction extension region.
  • 20. The method of claim 15, wherein said tub region contacts said junction extension region and extends deeper than said junction extension region.
CROSS-REFERENCE TO RELATED APPLICATION

This is a divisional application of U.S. patent application Ser. No. 13/484,114, now U.S. Pat. No. 9,842,911, entitled “Adaptive Charge Balanced Edge Termination”, by Naveen Tipirneni et al., filed May 30, 2012, which is hereby incorporated by reference.

US Referenced Citations (408)
Number Name Date Kind
4191603 Garbarino et al. Mar 1980 A
4375999 Nawata et al. Mar 1983 A
4399449 Herman et al. Aug 1983 A
4532534 Ford et al. Jul 1985 A
4584025 Takaoka et al. Apr 1986 A
4593302 Lidow et al. Jun 1986 A
4602266 Coe Jul 1986 A
4620211 Baliga et al. Oct 1986 A
4641174 Baliga Feb 1987 A
4646117 Temple Feb 1987 A
4672407 Nakagawa et al. Jun 1987 A
4680853 Lidow et al. Jul 1987 A
4710265 Hotta Dec 1987 A
4782372 Nakagawa et al. Nov 1988 A
4799095 Baliga Jan 1989 A
4803532 Mihara Feb 1989 A
4819044 Murakami Apr 1989 A
4819052 Hutter Apr 1989 A
4823172 Mihara Apr 1989 A
4827321 Baliga May 1989 A
4857986 Kinugawa Aug 1989 A
4893160 Blanchard Jan 1990 A
4928155 Nakagawa et al. May 1990 A
4939557 Pao et al. Jul 1990 A
4941026 Temple Jul 1990 A
4954854 Dhong et al. Sep 1990 A
4967243 Baliga et al. Oct 1990 A
4969027 Baliga et al. Nov 1990 A
4974059 Kinzer Nov 1990 A
4982249 Kim et al. Jan 1991 A
5016066 Takahashi May 1991 A
5019526 Yamane et al. May 1991 A
5021840 Morris Jun 1991 A
5034338 Neppl et al. Jul 1991 A
5034346 Alter et al. Jul 1991 A
5072266 Bulucea et al. Dec 1991 A
5086007 Ueno Feb 1992 A
5087577 Strack Feb 1992 A
5111253 Korman et al. May 1992 A
5113237 Stengl May 1992 A
5155574 Yamaguchi Oct 1992 A
5156993 Su Oct 1992 A
5160491 Mori Nov 1992 A
5168331 Yilmaz Dec 1992 A
5171699 Hutter et al. Dec 1992 A
5191395 Nishimura Mar 1993 A
5221850 Sakurai Jun 1993 A
5233215 Baliga Aug 1993 A
5245106 Cameron et al. Sep 1993 A
5250449 Kuroyanagi et al. Oct 1993 A
5268586 Mukherjee et al. Dec 1993 A
5298442 Bulucea et al. Mar 1994 A
5316959 Kwan et al. May 1994 A
5341011 Hshieh et al. Aug 1994 A
5362665 Lu Nov 1994 A
5366914 Takahashi et al. Nov 1994 A
5378655 Hutchings et al. Jan 1995 A
5387528 Hutchings et al. Feb 1995 A
5396085 Baliga Mar 1995 A
5404040 Hshieh et al. Apr 1995 A
5422508 Yilmaz et al. Jun 1995 A
5429964 Yilmaz et al. Jul 1995 A
5430315 Rumennik Jul 1995 A
5497013 Temple Mar 1996 A
5521409 Hshieh et al. May 1996 A
5525821 Harada et al. Jun 1996 A
5527720 Goodyear et al. Jun 1996 A
5567634 Hebert et al. Oct 1996 A
5578508 Baba et al. Nov 1996 A
5597765 Yilmaz et al. Jan 1997 A
5602424 Tsubouchi et al. Feb 1997 A
5614751 Yilmaz et al. Mar 1997 A
5621234 Kato Apr 1997 A
5648283 Tsang et al. Jul 1997 A
5689128 Hshieh et al. Nov 1997 A
5696396 Tokura et al. Dec 1997 A
5770878 Beasom Jun 1998 A
5808340 Wollesen et al. Sep 1998 A
5814858 Williams Sep 1998 A
5877538 Williams Mar 1999 A
5965904 Ohtani et al. Oct 1999 A
5998836 Williams Dec 1999 A
5998837 Williams Dec 1999 A
6049108 Williams et al. Apr 2000 A
6096584 Ellis-Monaghan et al. Aug 2000 A
6140678 Grabowski et al. Oct 2000 A
6153896 Omura et al. Nov 2000 A
6168996 Numazawa et al. Jan 2001 B1
6172398 Hshieh Jan 2001 B1
6180966 Kohno et al. Jan 2001 B1
6204533 Williams et al. Mar 2001 B1
6211018 Nam et al. Apr 2001 B1
6228700 Lee May 2001 B1
6238981 Grebs May 2001 B1
6245615 Noble et al. Jun 2001 B1
6268242 Williams et al. Jul 2001 B1
6274904 Tihanyi Aug 2001 B1
6277695 Williams et al. Aug 2001 B1
6285060 Korec et al. Sep 2001 B1
6323518 Sakamoto et al. Nov 2001 B1
6348712 Korec et al. Feb 2002 B1
6351009 Kocon et al. Feb 2002 B1
6359308 Hijzen et al. Mar 2002 B1
6380569 Chang et al. Apr 2002 B1
6391721 Nakagawa May 2002 B2
6413822 Williams et al. Jul 2002 B2
6465843 Hirler et al. Oct 2002 B1
6483171 Forbes et al. Nov 2002 B1
6489204 Tsui Dec 2002 B1
6495883 Shibata et al. Dec 2002 B2
6498071 Hijzen et al. Dec 2002 B2
6580123 Thapar Jun 2003 B2
6580154 Noble et al. Jun 2003 B2
6620691 Hshieh et al. Sep 2003 B2
6621122 Qu Sep 2003 B2
6642109 Lee et al. Nov 2003 B2
6661054 Nakamura Dec 2003 B1
6700158 Cao et al. Mar 2004 B1
6710403 Sapp Mar 2004 B2
6717210 Takano et al. Apr 2004 B2
6756274 Williams et al. Jun 2004 B2
6764889 Baliga Jul 2004 B2
6770539 Sumida Aug 2004 B2
6794239 Gonzalez Sep 2004 B2
6825105 Grover et al. Nov 2004 B2
6831345 Kinoshita et al. Dec 2004 B2
6836001 Yamauchi et al. Dec 2004 B2
6861701 Williams et al. Mar 2005 B2
6903393 Ohmi et al. Jun 2005 B2
6919610 Saitoh et al. Jul 2005 B2
6927451 Darwish Aug 2005 B1
6927455 Narazaki Aug 2005 B2
6960821 Noble et al. Nov 2005 B2
6987305 He et al. Jan 2006 B2
7045857 Darwish et al. May 2006 B2
7122875 Hatade Oct 2006 B2
7161209 Saito et al. Jan 2007 B2
7224022 Tokano et al. May 2007 B2
7319256 Kraft et al. Jan 2008 B1
7335946 Bhalla et al. Feb 2008 B1
7348235 Fujiishi Mar 2008 B2
7361952 Miura et al. Apr 2008 B2
7375029 Poelzl May 2008 B2
7397083 Amali et al. Jul 2008 B2
7449354 Marchant et al. Nov 2008 B2
7470953 Takaya et al. Dec 2008 B2
7504307 Peake Mar 2009 B2
7521306 Kubo et al. Apr 2009 B2
7541642 Kawamura et al. Jun 2009 B2
7544568 Matsuura et al. Jun 2009 B2
7601603 Yamauchi et al. Oct 2009 B2
7642178 Yamauchi et al. Jan 2010 B2
7659588 Husain et al. Feb 2010 B2
7663195 Ohmi et al. Feb 2010 B2
7700970 Saggio et al. Apr 2010 B2
7704864 Hshieh Apr 2010 B2
7745883 Williams et al. Jun 2010 B2
7767500 Sridevan Aug 2010 B2
7811907 Shibata et al. Oct 2010 B2
7825474 Noguchi et al. Nov 2010 B2
7834376 Carta et al. Nov 2010 B2
7910440 Ohta et al. Mar 2011 B2
7910486 Yilmaz et al. Mar 2011 B2
7911020 Niimura et al. Mar 2011 B2
7964913 Darwish Jun 2011 B2
8076718 Takaya et al. Dec 2011 B2
8080459 Xu Dec 2011 B2
8247296 Grivna Aug 2012 B2
8334566 Tai Dec 2012 B2
8367500 Xu et al. Feb 2013 B1
8368165 Richieri Feb 2013 B2
8536003 Lin et al. Sep 2013 B2
8536004 Lin et al. Sep 2013 B2
8541278 Lin et al. Sep 2013 B2
8541834 Nozu Sep 2013 B2
8558309 Tamaki et al. Oct 2013 B2
8564088 Schmidt Oct 2013 B2
8575707 Tamaki et al. Nov 2013 B2
8598657 Tamaki et al. Dec 2013 B2
8603879 Lin et al. Dec 2013 B2
8629019 Xu et al. Jan 2014 B2
8633561 Husain et al. Jan 2014 B2
8643056 Kimura et al. Feb 2014 B2
8643089 Lee et al. Feb 2014 B2
8669614 Cheng Mar 2014 B2
8716789 Ono et al. May 2014 B2
8748973 Lin et al. Jun 2014 B2
8749017 Lu Jun 2014 B2
8772869 Saito et al. Jul 2014 B2
8786046 Tamaki et al. Jul 2014 B2
8790971 Lin et al. Jul 2014 B1
8796787 Tamaki et al. Aug 2014 B2
8803207 Grebs et al. Aug 2014 B2
8836017 Lee et al. Sep 2014 B2
8847305 Toyoda et al. Sep 2014 B2
8860144 Ohta et al. Oct 2014 B2
8940606 Lin et al. Jan 2015 B2
8963260 Lin et al. Feb 2015 B2
8981469 Tamaki et al. Mar 2015 B2
8987819 Tamaki et al. Mar 2015 B2
9000516 Xiao Apr 2015 B2
9006822 Peake et al. Apr 2015 B2
9041070 Eguchi et al. May 2015 B2
9041101 Ono et al. May 2015 B2
9048250 Yamada et al. Jun 2015 B2
9076725 Niimura Jul 2015 B2
9076887 Lee et al. Jul 2015 B2
9082810 Kitagawa Jul 2015 B2
9093288 Tamaki et al. Jul 2015 B2
9111770 Lin et al. Aug 2015 B2
9129892 Toyoda et al. Sep 2015 B2
9136324 Kimura et al. Sep 2015 B2
9136325 Tan et al. Sep 2015 B2
9166036 Tamaki Oct 2015 B2
9236460 Koyama et al. Jan 2016 B2
9240464 Eguchi et al. Jan 2016 B2
9269767 Tamaki et al. Feb 2016 B2
9281393 Ma et al. Mar 2016 B2
9293564 Nishimura et al. Mar 2016 B2
9306064 Wahl et al. Apr 2016 B2
9312332 Lu Apr 2016 B2
9349721 Saito et al. May 2016 B2
9362118 Toyoda et al. Jun 2016 B2
9368617 Hirler et al. Jun 2016 B2
9379235 Tamaki et al. Jun 2016 B2
9412880 Carta et al. Aug 2016 B2
9419092 Carta et al. Aug 2016 B2
9425305 Terrill et al. Aug 2016 B2
9425306 Gao et al. Aug 2016 B2
9431249 Pattanayak Aug 2016 B2
9431290 Niimura Aug 2016 B2
9431550 Chen et al. Aug 2016 B2
9437424 Pattanayak et al. Sep 2016 B2
9443974 Gao et al. Sep 2016 B2
9478441 Sridevan Oct 2016 B1
9842911 Tipirneni Dec 2017 B2
20010005031 Sakamoto et al. Jun 2001 A1
20010026006 Noble et al. Oct 2001 A1
20010026989 Thapar Oct 2001 A1
20010050394 Onishi et al. Dec 2001 A1
20010052601 Onishi et al. Dec 2001 A1
20020016034 Gonzalez Feb 2002 A1
20020030237 Omura et al. Mar 2002 A1
20020036319 Baliga Mar 2002 A1
20020038887 Ninomiya et al. Apr 2002 A1
20020050847 Taniguchi et al. May 2002 A1
20020074585 Tsang et al. Jun 2002 A1
20020123196 Chang et al. Sep 2002 A1
20020130359 Okumura et al. Sep 2002 A1
20030011046 Qu Jan 2003 A1
20030030092 Darwish et al. Feb 2003 A1
20030067033 Kinoshita et al. Apr 2003 A1
20030085422 Amali et al. May 2003 A1
20030193067 Kim et al. Oct 2003 A1
20030201483 Sumida Oct 2003 A1
20040016959 Yamaguchi et al. Jan 2004 A1
20040021173 Sapp Feb 2004 A1
20040021174 Kobayashi Feb 2004 A1
20040056284 Nagaoka et al. Mar 2004 A1
20040113201 Bhalla et al. Jun 2004 A1
20040155287 Omura et al. Aug 2004 A1
20040161886 Forbes et al. Aug 2004 A1
20040173844 Williams et al. Sep 2004 A1
20040222458 Hsieh et al. Nov 2004 A1
20040222461 Peyre-Lavigne et al. Nov 2004 A1
20050001268 Baliga Jan 2005 A1
20050026369 Noble et al. Feb 2005 A1
20050029585 He et al. Feb 2005 A1
20050079678 Verma et al. Apr 2005 A1
20050167695 Yilmaz Aug 2005 A1
20050184336 Takahashi et al. Aug 2005 A1
20050215011 Darwish et al. Sep 2005 A1
20050266642 Kubo et al. Dec 2005 A1
20060014349 Williams et al. Jan 2006 A1
20060108635 Bhalla et al. May 2006 A1
20060113577 Ohtani Jun 2006 A1
20060113588 Wu Jun 2006 A1
20060209887 Bhalla et al. Sep 2006 A1
20060214221 Challa et al. Sep 2006 A1
20060214242 Carta et al. Sep 2006 A1
20060226494 Hshieh Oct 2006 A1
20060267090 Sapp et al. Nov 2006 A1
20060273383 Hshieh Dec 2006 A1
20060273390 Hshieh et al. Dec 2006 A1
20060285368 Schlecht Dec 2006 A1
20070007589 Nakagawa Jan 2007 A1
20070013000 Shiraishi Jan 2007 A1
20070023828 Kawamura et al. Feb 2007 A1
20070040217 Saito et al. Feb 2007 A1
20070048909 Sridevan Mar 2007 A1
20070138546 Kawamura et al. Jun 2007 A1
20070145514 Kocon Jun 2007 A1
20070155104 Marchant et al. Jul 2007 A1
20070228496 Rochefort et al. Oct 2007 A1
20070249142 Hisanaga Oct 2007 A1
20070272977 Saito et al. Nov 2007 A1
20070290257 Kraft et al. Dec 2007 A1
20080042172 Hirler et al. Feb 2008 A1
20080079078 Noguchi et al. Apr 2008 A1
20080090347 Huang et al. Apr 2008 A1
20080099344 Basol et al. May 2008 A9
20080135931 Challa et al. Jun 2008 A1
20080164517 Ohta et al. Jul 2008 A1
20080173969 Hebert et al. Jul 2008 A1
20080185640 Nakagawa Aug 2008 A1
20080185643 Hossain Aug 2008 A1
20080197407 Challa et al. Aug 2008 A1
20080164515 Li Sep 2008 A1
20080211020 Saito Sep 2008 A1
20080246081 Li et al. Oct 2008 A1
20080290403 Ono et al. Nov 2008 A1
20090020810 Marchant Jan 2009 A1
20090079002 Lee et al. Mar 2009 A1
20090085099 Su et al. Apr 2009 A1
20090090967 Chen et al. Apr 2009 A1
20090140327 Hirao et al. Jun 2009 A1
20090159963 Yamaguchi et al. Jun 2009 A1
20090166721 Denison et al. Jul 2009 A1
20090166740 Bhalla et al. Jul 2009 A1
20090206440 Schulze et al. Aug 2009 A1
20090302376 Inoue et al. Dec 2009 A1
20090315104 Hsieh Dec 2009 A1
20100006935 Huang et al. Jan 2010 A1
20100032791 Hozumi et al. Feb 2010 A1
20100055892 Poelzl Mar 2010 A1
20100059797 Ngai et al. Mar 2010 A1
20100078775 Mauder et al. Apr 2010 A1
20100181606 Takaishi Jul 2010 A1
20100233667 Wilson et al. Sep 2010 A1
20100289032 Zhang et al. Nov 2010 A1
20100311216 Marchant Dec 2010 A1
20110001189 Challa et al. Jan 2011 A1
20110049614 Gao et al. Mar 2011 A1
20110053326 Gao et al. Mar 2011 A1
20110089486 Xu et al. Apr 2011 A1
20110089488 Yilmaz et al. Apr 2011 A1
20110233667 Tai et al. Sep 2011 A1
20110233714 Lu Sep 2011 A1
20110241104 Willmeroth et al. Oct 2011 A1
20110254084 Terrill et al. Oct 2011 A1
20120112306 Onishi May 2012 A1
20120187474 Rexer et al. Jul 2012 A1
20120187477 Hsieh Jul 2012 A1
20120241847 Saito et al. Sep 2012 A1
20120273871 Yedinak et al. Nov 2012 A1
20120273875 Yedinak et al. Nov 2012 A1
20120273884 Yedinak et al. Nov 2012 A1
20120299094 Lee et al. Nov 2012 A1
20120313161 Grivna et al. Dec 2012 A1
20120326229 Poelzl et al. Dec 2012 A1
20130069145 Kawano et al. Mar 2013 A1
20130134500 Tamaki et al. May 2013 A1
20130140633 Pattanayak Jun 2013 A1
20130187196 Kadow Jul 2013 A1
20130207227 Azam et al. Aug 2013 A1
20130214355 Fang et al. Aug 2013 A1
20130264650 Tamaki et al. Oct 2013 A1
20130277763 Ohta et al. Oct 2013 A1
20130334598 Okumura Dec 2013 A1
20140027842 Tamaki et al. Jan 2014 A1
20140027847 Tamaki et al. Jan 2014 A1
20140035002 Cao et al. Feb 2014 A1
20140061644 Cao et al. Mar 2014 A1
20140061783 Xiao Mar 2014 A1
20140110779 Tamaki Apr 2014 A1
20140117445 Kimura et al. May 2014 A1
20140159143 Ma et al. Jun 2014 A1
20140191309 Eguchi et al. Jul 2014 A1
20140191310 Ono et al. Jul 2014 A1
20140199816 Lin et al. Jul 2014 A1
20140206162 Eguchi et al. Jul 2014 A1
20140242769 Yamada et al. Aug 2014 A1
20140284704 Saito et al. Sep 2014 A1
20140291773 Lin et al. Oct 2014 A1
20140299961 Tamaki et al. Oct 2014 A1
20140302621 Niimura Oct 2014 A1
20140312418 Tamaki et al. Oct 2014 A1
20140327039 Lin et al. Nov 2014 A1
20140370674 Toyoda et al. Dec 2014 A1
20150054062 Lin et al. Feb 2015 A1
20150054119 Tan et al. Feb 2015 A1
20150076599 Cho et al. Mar 2015 A1
20150097237 Tamaki et al. Apr 2015 A1
20150115286 Takeuchi et al. Apr 2015 A1
20150115355 Hirler et al. Apr 2015 A1
20150115358 Mauder et al. Apr 2015 A1
20150116031 Wahl et al. Apr 2015 A1
20150137697 Cheng May 2015 A1
20150155378 Tamaki et al. Jun 2015 A1
20150179764 Okumura Jun 2015 A1
20150187913 Peake et al. Jul 2015 A1
20150249124 Ma et al. Sep 2015 A1
20150270157 Niimura Sep 2015 A1
20150287778 Tamaki et al. Oct 2015 A1
20150340231 Toyoda et al. Nov 2015 A1
20150364577 Nishimura et al. Dec 2015 A1
20150372078 Pattanayak et al. Dec 2015 A1
20160020273 Woo et al. Jan 2016 A1
20160020276 Lu Jan 2016 A1
20160020315 Hirler Jan 2016 A1
20160035880 Tamaki Feb 2016 A1
20160049466 Abiko et al. Feb 2016 A1
20160079079 Eguchi et al. Mar 2016 A1
20160079411 Hino et al. Mar 2016 A1
20160126345 Tamaki et al. May 2016 A1
20160133505 Eguchi et al. May 2016 A1
20160190235 Tamaki et al. Jun 2016 A1
20160225893 Hirler et al. Aug 2016 A1
Foreign Referenced Citations (75)
Number Date Country
101154664 Apr 2008 CN
101154664 Apr 2008 CN
101180737 May 2008 CN
102194701 Sep 2011 CN
3 932 621 Apr 1990 DE
4208695 Sep 1992 DE
102004036330 Mar 2005 DE
10343084 May 2005 DE
10 2004 057 792 Jun 2006 DE
112005003584 Apr 2008 DE
112006003618 Nov 2008 DE
10 2008 032 711 Jan 2009 DE
10 2009 036 930 Mar 2010 DE
0133642 Mar 1985 EP
0227894 Jul 1987 EP
0279403 Aug 1988 EP
0310047 Apr 1989 EP
0 345 380 Dec 1989 EP
0354449 Feb 1990 EP
0438700 Jul 1991 EP
0 580 213 Jan 1994 EP
0 583 023 Feb 1994 EP
0583022 Feb 1994 EP
0 620 588 Oct 1994 EP
0628337 Dec 1994 EP
0746030 Dec 1996 EP
1033759 Sep 2000 EP
2 647 596 Nov 1990 FR
2033658 May 1980 GB
2087648 May 1982 GB
2134705 Aug 1984 GB
2137811 Oct 1984 GB
2166290 Apr 1986 GB
56-58267 May 1981 JP
59-84474 May 1984 JP
59-141267 Aug 1984 JP
60-249367 Dec 1985 JP
61-80860 Apr 1986 JP
62-176168 Aug 1987 JP
1-42177 Feb 1989 JP
1-198076 Aug 1989 JP
1-310576 Dec 1989 JP
2-91976 Mar 1990 JP
H02-114646 Apr 1990 JP
H03-270273 Dec 1991 JP
3273180 Apr 2002 JP
2002-127830 May 2002 JP
2002-540603 Nov 2002 JP
2003-101039 Apr 2003 JP
2003-179223 Jun 2003 JP
2005-209983 Aug 2005 JP
2005-286328 Oct 2005 JP
2006-005275 Jan 2006 JP
2006-128507 May 2006 JP
2006-310782 Nov 2006 JP
2007042836 Feb 2007 JP
2007-157799 Jun 2007 JP
2007-529115 Oct 2007 JP
2008-294214 Dec 2008 JP
2009-117715 May 2009 JP
2009-532880 Sep 2009 JP
2009-289904 Dec 2009 JP
2010-147065 Jul 2010 JP
2010-251404 Nov 2010 JP
2011-003729 Jan 2011 JP
2011-192824 Sep 2011 JP
2011-199223 Oct 2011 JP
2011-204710 Oct 2011 JP
2012-104577 May 2012 JP
10-2012-0027299 Mar 2012 KR
2005065385 Jul 2005 WO
2006027739 Mar 2006 WO
2007002857 Jan 2007 WO
2010132144 Nov 2010 WO
2011050115 Apr 2011 WO
Non-Patent Literature Citations (24)
Entry
“Effects on Selecting Channel Direction in Improving Performance of Sub-100 nm MOSFETs Fabricated on (110) Surface Si Substrate” “Japanese Journal of Applied Physics, Part 1, vol. 43, No. 4B, Apr. 2004 pp. 1723-1728 (Nakamura et al.), XP00122768.”
Hattori, et al.; Design of a 200V Super Junction MOSFET with N-Buffer Regions and its Fabrication by Trench Filling; Proceedings of 2004 International Symposium on Power Semiconductor Devices & ICS, Kitakyushu; 2004.
Session I, Boston, MA, Dec. 1, 1986, Lawrence Berkeley Laboratory Jniversity of California, Berkeley, California, LBL-22577.
Y. C. Pao et al., “(110)-Oriented GaAs MESFET's”, IEEE Electron Device Letters, vol. 9, No. 3, pp. 119-121, Mar. 1988.
Masakatsu Hoshi et al., “A DMOSFET Having a Cell Array Field Ring for Improving Avalanche Capability”, May 18, 1993, IEEE, Proceedings of the 5th International Symposium on Power Semiconductor Devices and ICs (ISPSD), Monterey, California, May 18-20, 1993, pp. 141-145, XP000380145.
Takemura et al., “BSA Technology for Sub-100nm Deep Base Bipolar Transistors”, Int'l Elec. Devs. Meeting, 1987, pp. 375-378. Jan.
S.C. Sun et al., “Modeling of the On-Resistance of LDMOS, VDMOS, and VMOS Power Transistors”, IEEE Trans. Electron Devices, vol. ED-27, No. 2, Feb. 1980, pp. 356-367.
P. Ou-Yang, “Double Ion Implanted V-MOS Technology”, IEEE Journal of Solid State Circuits, vol. SC-12, No. 1, Feb. 1977, pp. 3-10.
D. Jaume et al, “High-Voltage Planar Devices Using Field Plate and Semi-Resistive Layers”, IEEE Trans. on Electron Devices, vol. 38, No. 7, Jul. 1991, pp. 1681-1684.
Baliga, “Modern Power Devices”, A Wiley-Interscience Publication, John Wiley & Sons, Inc., 1987, pp. 62-131.
Barbuscia et al., “Modeling of Polysilicon Dopant Diffusion for Shallow-Junction Bipolar Technology”, IEDM, 1984, pp. 757-760, No Month.
K. Shenai et al., “Optimum Low-Voltage Silicon Power Switches Fabricated Using Scaled Trench MOS Technologies”, IEEE, International Electron Devices Meeting, Dec. 9, 1990, San Francisco, USA, pp. 793-797.
Deboy et al., “A new generation of high voltage MOSFETs breaks the limit line of silicon,” IEDM '98, Technical Digest, International, Dec. 1998, pp. 683-685, IEEE.
Lorenz et al., “COOLMOS(TM)—a new milestone in high voltage Power MOS,” Proceedings of the 11th International Symposium on Power Semiconductor Devices & ICs, 1999, pp. 3-10, IEEE.
Saito et al., “A 20 mΩ ⋅ cm2 600V-class Superjunction MOSFET,” Proceedings of 2004 International Symposium on Power Semiconductor Devices & ICs, pp. 459-462.
Iwamoto et al., “Above 500V class Superjunction MOSFETs fabricated by deep trench etching and epitaxial growth,” Proceedings of the 17th International Symposium on Power Semiconductor Devices & ICs, May 23-26, 2005, pp. 31-34, IEEE.
Kim et al.,“New Power Device Figure of Merit for High-Frequency Applications,” Proceedings of 1995 International Symposium on Power Semiconductor Devices & ICs, pp. 309-314.
Antoniu et al., “Towards Achieving the Soft-Punch-Through Superjunction Insulated-Gate Bipolar Transistor Breakdown Capability,” IEEE Electron Device Letters, vol. 32, No. 9, Sep. 2011, pp. 1275-1277.
Shenoy et al., “Analysis of the Effect of Charge Imbalance on the Static and Dynamic Characteristics of the Superjunction MOSFET,” Proceedings of the 11th International Symposium on Power Semiconductor Devices & ICs, 1999, pp. 99-102, IEEE.
A. Q. Huang, “New Unipolar Switching Power Device Figures of Merit,” IEEE Electron Device Letters, vol. 25, No. 5, May 2004, pp. 298-301.
Antognetti, “Power Integrated Circuits: Physics, Design, and Applications,” McGraw-Hill Book Co., 1986, pp. 3.14-3.27, Dec.
“SMP60N06, 60N05, SMP50N06, 50N05, N-Channel Enhancement Mode Transistors,” MOSPOWER Data Book, Siliconix inc., 1988, pp. 4-423-4-426.
Chang et al., “Vertical FET Random-Access Memories With Deep Trench Isolation,” IBM Technical Disclosure Bulletin, vol. 22, No. 8B, Jan. 1980, pp. 3683-3687.
Patent Application As Filed for U.S. Appl. No. 14/663,872; Inventors: Misbah Ul Azam et al.; filed Mar. 20, 2015; “MOSFET Termination Trench,”.
Related Publications (1)
Number Date Country
20180114852 A1 Apr 2018 US
Divisions (1)
Number Date Country
Parent 13484114 May 2012 US
Child 15838165 US