Hakan Ozdemir, Asim Kepkep, Banu Pamir, Yusuf Leblebici and Ugur Cilingiroglu, “A Capacitive Threshold-Logic Gate,” The Journal of Solid-State Circuits, vol. 31, No. 8, Aug. 1996, pp. 1141-1150. |
Valeriu Beiu and John G. Taylor, “On The Circuit Complexity of Sigmoid Feedforward Neural Networks,” Neural Networks, vol. 9, No. 7, 1996, pp. 1155-1171. |
S. Vassiliadis, S. Cotofana and J. Hoekstra, “Block Save Addition With Threshold Logic,” Electrical Engineering Department, Delft University of Technology, The Netherlands, Sep. 1995, 5 pages. |
Stamatis Vassiliadis, Sorin Cotofana and Koen Bertels, “2-1 Addition And Related Arithmetic Operations With Threshold Logic,” IEEE, Sep. 1996, pp. 1062-1068. |
S. Vassiliadis, J. Hoekstra and S. Cotofana, “Block Save Addition With Telescopic Sums,” IEEE, Oct. 1995, pp. 575-579. |
Sorin Cotofana and Stamatis Vassiliadis, “Low Weight And Fan-In Neural Networks For Basic Arithmetic Operations,” 15th IMACS World Conference on Scientific Computation, Modelling and Applied Mathematics, Aug. 1997, pp. 227-232. |
Ingo Wegener, “The Complexity Of Boolean Functions—Chapter 3—The Design Of Efficient Circuits For Some Fundamental Functions,” pp. 38-50. |
Richard P. Brent, “A Regular Layout For Parallel Adders,” IEEE, Mar. 1982, pp. 260-264. |
T.P. Kelliher, R.M. Owens, M.J. Irwin and T.T. Hwang, “ELM—A Fast Addition Algorithm Discovered By A Program,” IEEE Transactions on Computers, vol. 41, No. 9, Sep. 1992, pp. 1181-1184. |
Jordi Cortadella and Jose M. Llaberia, “Evaluation Of A + B = K Conditions Without Carry Propagation,” IEEE, 1992, pp. 1484-1488. |
Nhon T. Quach and Michael J. Flynn, “High-Speed Addition In CMOS,” IEEE Transactions on Computers, vol. 41, No. 12, Dec. 1992, pp. 1612-1614. |
Akhilesh Tyagi, “A Reduced-Area Scheme For Carry-Select Adders,” IEEE Transactions on Computers, vol. 42, No. 10, Oct. 1993, pp. 1163-1170. |
Chien-In Henry Chen and Anup Kumar, Comments On “Area-Time Optimal Adder Design,” IEEE Transactions on Computers, vol. 43, No. 4, Apr. 1994, pp. 507-512. |
Kai-Yeung Siu, Vwani P. Roychowdhury and Thomas Kailath, “Depth-Size Tradeoffs For Neural Computation,” IEEE Transactions on Computers, vol. 40, No. 12, Dec. 1991, pp. 1402-1412. |
Alejandro F. Gonzalez and Pinaki Mazumder, “Compact Signed-Digit Adder Using Multiple-Valued Logic,” 1997 IEEE, 18 pages. |
Tackdon Han, David A. Carlson and Steven P. Levitan. “VLSI Design Of High-Speed, Low-Area Addition Circuitry,” 1987 IEEE International Conference on Computer Design: VLSI in Computers and Processors, pp. 418-422. |
Vwani P. Roychowdhury, Alon Orlitsky and Kai-Yeung Siu, “Lower bounds On Threshold And Related Circuits Via Communication Complexity,” IEEE Transactions on Information Theroy, vol. 40. No. 2, Mar. 1994, pp. 467-474. |
Technical Disclosure Bulletin XP 002132673 “Threshold Carry Look-Ahead for Parallel Binary Adder” by M. Schmookler; pp. 451-452; Nov. 1964. |
“Multifunction Threshold Gates” XP-002124339 by Daniel Hampel; pp. 197-203; IEEE Feb. 1973. |