Claims
- 1. An address pattern generator used for testing a semiconductor device and for changing modes of address generation for said device in real time, comprising:
- a counter (91) that loads a lower address signal (725) from a Y address generator section (20) in a sequential mode and loads a fixed value (#0) in an interleave mode by a first control signal (830) from an instruction memory (90);
- an exclusive OR gate (93) that receives an output signal of said counter (91) at one input terminal and the lower address signal (725) from the Y address generation section (20) at the other input terminal;
- a first multiplexer (94) that selects an output signal of said counter (91) in the sequential mode and the output signal of said exclusive OR gate (93) in the interleave mode by a second control signal (840) from the instruction memory (90); and
- a second multiplexer (95) that selects either an output signal of said first multiplexer (94) or the lower Y address signal (725) from the Y address generation section (20) in response to each bit of a third control signal (770) from the instruction memory (90).
- 2. The address pattern generator of claim 1 wherein each of said control signals from the instruction memory (90) is provided through a register which latches each of said control signals (850) from the instruction memory (90).
- 3. An address pattern generator used for testing a semiconductor memory device having an interleave mode and sequential mode of address access, comprising:
- an instruction memory for storing address data and control signals and generates said address data and control signals in receipt of a sequential signal from a sequence controller;
- an X address generator for generating a row address of said semiconductor memory device based on said address data from said instruction memory;
- a Y address generator for generating a column address of said semiconductor memory device based on said address data from said instruction memory;
- a counter for loading, as a preset value, lower address bits of said column address from said Y address generator in said sequential mode and a fixed value by a first control signal from said instruction memory in said interleave mode, said counter incrementing said preset value in synchronism with a system clock given to said semiconductor memory device;
- an exclusive OR gate that receives an output signal of said counter at one input terminal and the lower address signal from the Y address generator at the other input terminal;
- a first multiplexer that selects an output signal of said counter in the sequential mode and the output signal of said exclusive OR gate in the interleave mode by a second control signal from said instruction memory; and
- a second multiplexer that selects an output signal of said first multiplexer or the lower Y address signal from the Y address generator in response to each bit of a third control signal from the instruction memory.
- 4. An address pattern generator of claim 3 wherein said third control signal is provided to said second multiplexer through a register.
- 5. An address pattern generator of claim 3 wherein said semiconductor memory device is a synchronous DRAM (Dynamic Random Access Memory).
Priority Claims (1)
Number |
Date |
Country |
Kind |
6-220979 |
Aug 1994 |
JPX |
|
Parent Case Info
This is a continuation of U.S. patent application Ser. No. 08/517,271, filed on Aug. 22, 1995, now U.S. Pat. No. 5,835,969.
US Referenced Citations (10)
Continuations (1)
|
Number |
Date |
Country |
Parent |
517271 |
Aug 1995 |
|