Claims
- 1. An address translator for translating an externally applied first logical address into a physical address, comprising;
- a) physical address storage means for storing the physical address;
- b) logical address storage means for storing a second logical address corresponding to the physical address stored in said physical address storage means, said logical address storage means generating a logical address detection signal when said first and second logical addresses match one another and causing said physical address storage means to output the physical address corresponding to the externally applied first logical address; and
- c) a plurality of LRU circuits each having an input/output port and each storing a count value for each entry of the externally applied first logical address matching said second logical address, and in response to the logical address detection signal, one of said plurality of LRU circuits providing the count value stored therein to said input/output port of the other LRU circuits and each of the other LRU circuits comparing the count value stored therein with the count value provided by said one of said plurality of LRU circuits, wherein each LRU circuit includes:
- i) a plurality of partial match detecting means each for comparing a corresponding portion of the count value provided by said one of said LRU circuits to provide a partial match signal, and
- ii) bypass means connected to two adjacent partial match detecting means and responsive to the partial match signal of a higher partial match detecting means for bypassing a lower partial match signal of the corresponding portion of the count value of the lower partial match detecting means to a next higher partial matching detecting means.
- 2. The address translator according to claim 1 comprising a Translation Lookaside Buffer (TLB).
Priority Claims (1)
Number |
Date |
Country |
Kind |
2-15385 |
Jan 1990 |
JPX |
|
Parent Case Info
This application is a division of allowed application Ser. No. 07/643,987 filed Jan. 22, 1991, now U.S. Pat. No. 5,130,692 issued Jul. 14, 1992.
US Referenced Citations (11)
Foreign Referenced Citations (1)
Number |
Date |
Country |
62-118434 |
May 1987 |
JPX |
Non-Patent Literature Citations (2)
Entry |
"A 32-Bit CMOS Microprocessor with On-Chip Cache and TLB", Kadota et al., IEEE Journal of Solid-State State Circuits, vol. SC, No. 5, pp. 800-807. |
Introduction to VLSI Systems, pp. 26-29. |
Divisions (1)
|
Number |
Date |
Country |
Parent |
643987 |
Jan 1991 |
|