Claims
- 1. In a pipelined computer processor, which executes a simple instruction set in a hardware controlled execution unit and executes a complex instruction set in a milli-mode architected state with a millicode sequence of simple instructions in said hardware controlled execution unit, an extended addressing method for addressing a large physical storage with a small millicode address, including the steps of:
- fetching and storing millicode instructions and operands and converting instruction and operand addresses into absolute small millicode addresses to address said large physical storage;
- inputting an extension control command to a storage controller in order to implement extended absolute addressing;
- inputting to said storage controller address extension data;
- inputting to said storage controller means said absolute small millicode address; and
- concatenating absolute said small millicode address with said address extension data in response to said extension control command.
Parent Case Info
This application is a division of application Ser. No. 08/414,158 of Mark S. Farrell et al., filed Mar. 31, 1995, now U.S. Pat. No. 5,680,598 entitled "Addressing Extended Memory Using Millicode."
US Referenced Citations (7)
Non-Patent Literature Citations (1)
Entry |
IBM Techmical Disclosure Bulletin, vol. 35, No. 4a. Sep. 1992. |
Divisions (1)
|
Number |
Date |
Country |
Parent |
414158 |
Mar 1995 |
|