Claims
- 1. A phase-locked loop frequency synthesizer with adjustable frequency comprising:
- a signal source of predetermined reference frequency of 10, 100 or 1,000 Hz,
- a comparator having a first input receiving said predetermined reference frequency signal, a second input receiving a signal of divided frequency, and an output producing an output signal dependent on the difference between or equality of said reference frequency signal and said divided frequency signal,
- a voltage controlled oscillator coupled to said comparator to produce an output signal of increased frequency as synthesizer output,
- said comparator operating to adjust the frequency of the increased frequency signal produced by the voltage controlled oscillator in such a manner as to equalize the frequencies of said divided frequency signal and said predetermined reference frequency signal,
- a first frequency divider coupled to said synthesizer output which divides the frequency of said increased frequency output signal to produce a first divided frequency signal at an output,
- a first blanking circuit coupled between the signal source and output of said voltage controlled oscillator to remove a predetermined number of pulses per second from the increased frequency output signal before division by said first frequency divider,
- a first adjustable selector coupled to said first blanking circuit for adjustably selecting the number of pulses per second to be removed by the first blanking circuit,
- a second frequency divider coupled to said first frequency divider, which divides the frequency of said first divided frequency signal to produce a second divided frequency signal,
- a second blanking circuit coupled between the signal source and output of said first frequency divider to remove a predetermined number of pulses per second from the first divided frequency signal before division by said second frequency divider, and
- a second adjustable selector coupled to said second blanking circuit for adjustably selecting the number of pulses to be removed by the second blanking circuit,
- said signal of divided frequency received by the second input of the comparator being said second divided frequency signal or a derivative thereof,
- each blanking circuit comprising a latch circuit operated by a signal of predetermined latch frequency to disable the associated first or second frequency divider a number of times per second equal to said predetermined latch frequency, and
- a counter circuit coupled to said latch circuit and adjustably set by the associated first or second selector to control the latch circuit and enable the frequency divider said number of times per second after a predetermined number of pulses of the increased frequency output signal or the first divided frequency signal according to the setting of the associated first or second selector,
- whereby the number of pulses per second removed by the first or second blanking circuit is controlled by the setting of the first or second selector respectively multiplied by said number of times per second the associated latch circuit is operated.
- 2. A frequency synthesizer according to claim 1 wherein the predetermined latch frequency equals the predetermined reference frequency.
- 3. A frequency synthesizer according to claim 1 wherein said predetermined reference frequency, the frequency of said divided frequency signal received by the comparator and said predetermined latch frequency is 100 Hz, and each selector is adjustable to select any integral number in the range of from 0 to 9.
- 4. A frequency synthesizer according to claim 3 wherein the first divider divides the frequency of said increased frequency output signal minus the predetermined number of pulses per second removed by said first blanking circuit by ten, and
- said second divider divides the frequency of the first divided frequency signal minus the predetermined number of pulses per second removed by said second blanking circuit by ten,
- whereby the output frequency of the synthesizer can be varied in steps of 100 Hz by adjustment of the first selector and in steps of 1,000 Hz by adjustment of the second selector to produce output frequencies in the range of from 100,000 to 109,900 Hz.
- 5. A frequency synthesizer according to claim 4 further comprising:
- a third frequency divider coupled to said second frequency divider which divides the frequency of said second divided frequency signal to produce the signal of divided frequency received by the comparator,
- said third frequency divider being a programmable divider controlled by third and fourth adjustable selectors coupled thereto, said third selector being adjustable to select any integral number in the range of from 0 to 9 and said fourth selector being adjustable to select any integral number in the range of from 1 to 9 representing tens to enable settings of 10 to 99 to be obtained and thereby enable the synthesizer output frequency to be adjusted in steps of 10,000 Hz from 100,000 to 990,000 Hz independently of the smaller steps controlled by the first and second selectors.
- 6. A frequency synthesizer according to claim 3 further comprising:
- a third blanking circuit coupled between the signal source and output of said voltage controlled oscillator, said third blanking circuit comprising a third latch circuit operated by a signal with a frequency of 10 Hz and a third counter circuit coupled to said third latch circuit and adjustably set by a fifth adjustable selector coupled to said third counter circuit, said fifth selector being adjustable to select any integral number in the range of from 0 to 9,
- said third latch circuit and said third counter circuit being connected in parallel with said first latch circuit and said first counter circuit whereby said third latch circuit operates to disable said first frequency divider ten times per second and the third counter circuit operates to enable the first divider ten times per second after a predetermined number of pulses as set by the fifth selector to thereby enable the synthesizer frequency output to be adjusted in steps of 10 Hz.
Parent Case Info
This application is a continuation-in-part of application Ser. No. 08/185,083 filed Jan. 24, 1994 and now abandoned.
US Referenced Citations (1)
Number |
Name |
Date |
Kind |
4380743 |
Underhill et al. |
Apr 1983 |
|
Continuation in Parts (1)
|
Number |
Date |
Country |
Parent |
185083 |
Jan 1994 |
|