The present invention relates to non-volatile memory arrays generally and to a method of fabrication thereof in particular.
Dual bit memory cells are known in the art. One such memory cell is the NROM (nitride read only memory) cell 10, shown in
NROM cells are described in many patents, for example in U.S. Pat. No. 6,649,972, assigned to the common assignees of the present invention, whose disclosure is incorporated herein. As shown in
A common problem is the integrity of bit line oxides 26. As can be seen in
Each of the above patents and patent applications utilizes a dual poly process (DPP), where a first polysilicon layer is deposited in columns between which bit lines 22 are implanted. Word lines 18 are then deposited as a second polysilicon layer, cutting the columns of the first polysilicon layer into islands between bit lines 22.
Unfortunately, the DPP process has its drawbacks. It makes it difficult, if not impossible, to achieve “dual work function integration”. The first polysilicon layer can be doped with n+ and will make both the memory transistors and the n-channel periphery transistors perfect enhancement devices. Unfortunately the p-channel transistors will also have an n+ doped polysilicon layer; hence they will become depletion type devices. These depletion devices are not adequate for low voltage CMOS. Counter doping the n+ first polysilicon layer is impractical due to the high concentration of the n+ in the polysilicon, the double layers of polysilicon, which are extra thick, and the minimum thermal budget available when implanting the p+ source and drains (and the polysilicon gates of the p-channel transistors). Other solutions, like the removal of the first polysilicon layer from the periphery, only highly complicate the entire process and hence, are not considered practical.
The present invention may provide a novel non-volatile memory device as well as a novel method of manufacture.
There is therefore provided, in accordance with a preferred embodiment of the present invention, a method for creating a non-volatile memory array. The method includes generating removable mask columns to define bit lines, implanting bit lines into the substrate at least between the columns, depositing oxide filler over the bit lines, removing the removable mask columns, depositing a polysilicon layer over the array, the polysilicon extending at least into spaces left behind by the removed mask columns and etching the polysilicon layer into word lines.
Additionally, in accordance with a preferred embodiment of the present invention, the depositing includes depositing a nitride hard mask covering the polysilicon layer and etching the nitride hard mask and polysilicon layer generally simultaneously into word lines.
Moreover, in accordance with a preferred embodiment of the present invention, the removable mask is a nitride hard mask.
Additionally, in accordance with a preferred embodiment of the present invention, the method can also include implanting a pocket implant at least next to the removable mask columns. In one embodiment, the implant has a tilt of 0-15 degrees. The pocket implant can be of Boron, BF2 or Indiwn.
Further, in accordance with a preferred embodiment of the present invention, the non-volatile memory array is a nitride read only memory (NROM) array.
Still further, in accordance with a preferred embodiment of the present invention, the method can also include implanting an anti-punchthrough implant after the last step of etching into the areas between the bit lines not covered by the word lines. Prior to the step of implanting the anti-punchthrough implant, the method can include forming a liner or a spacer to cover word lines. If desired, the anti-punchthrough implant may be a combination of implants.
Additionally, in accordance with a preferred embodiment of the present invention, the method can also include reducing the width between the removable mask columns before implanting the bit lines. In one embodiment, the reducing includes depositing oxide to reduce the width. The oxide can be a liner or a spacer.
Moreover, in accordance with a preferred embodiment of the present invention, the method also includes performing a dual work function doping after etching the word lines. The doping can be implanted into the memory array.
Further, in accordance with a preferred embodiment of the present invention, the method can also include performing salicidation after the doping.
There is also provided, in accordance with a preferred embodiment of the present invention, a method for creating a non-volatile memory array where the method includes generating columns of short charge trapping dielectric, generating blocked columns of bit line oxides between the dielectric columns and self-aligned above diffusion bit lines and generating word lines of polysilicon layer thin enough to enable dual work function integration in non-memory transistors. The word lines can be formed of rows perpendicular to and on top of the bit line oxide columns and with gates extending between neighboring the columns from the rows to the dielectric columns.
Additionally, in accordance with a preferred embodiment of the present invention, the generating columns together includes generating removable mask columns on top of an oxide-nitride-oxide (ONO) layer, implanting bit lines into the substrate at least between the columns, depositing oxide filler over the bit lines and removing the removable mask columns.
Moreover, in accordance with a preferred embodiment of the present invention, the removable mask is a nitride hard mask.
Further, in accordance with a preferred embodiment of the present invention, the generating word lines includes depositing a polysilicon layer over the array, the polysilicon extending at least into spaces left behind by the removed mask columns and etching the polysilicon layer into word lines.
Still further, in accordance with a preferred embodiment of the present invention, the method can also include implanting a pocket implant at least next to the removable mask columns.
There is also provided, in accordance with a preferred embodiment of the present invention, a non-volatile memory array including columns of diffusion bit lines implanted in the semiconductor substrate, blocked columns of bit line oxides self-aligned above a reduced width of the diffusion bit lines, columns of charge trapping dielectric between the blocked columns, the dielectric columns being shorter in height than the blocked columns, and word lines of a polysilicon layer thin enough to enable dual work function integration in non-memory transistors, the word lines formed of rows perpendicular to and on top of the blocked columns and with gates extending between neighboring the columns from the rows to the ONO columns.
Moreover, in accordance with a preferred embodiment of the present invention, the array can also include an anti-punchthrough implant in the areas between the bit lines not covered by the word lines.
Further, in accordance with a preferred embodiment of the present invention, the array can also include pocket implants at least next to the diffusion bit lines.
Still further, in accordance with a preferred embodiment of the present invention, the word lines include dual work function doping.
Still further, in accordance with a preferred embodiment of the present invention, the non-volatile memory array is a nitride read only memory (NROM) array.
Finally, there is provided, in accordance with a preferred embodiment of the present invention, a method for creating a non-volatile memory array,.the method including generating at least nitride hard mask columns to define bit lines, implanting bit lines into the substrate at least between the columns, depositing oxide filler over the bit lines, removing the nitride hard mask columns, depositing a polysilicon layer over the array, the polysilicon extending at least into spaces left behind by the removed nitride hard mask columns, depositing a nitride hard mask layer covering the polysilicon and etching the nitride hard mask and polysilicon layer into word lines.
The subject matter regarded as the invention is particularly pointed out and distinctly claimed in the concluding portion of the specification. The invention, however, both as to organization and method of operation, together with objects, features, and advantages thereof, may best be understood by reference to the following detailed description when read with the accompanying drawings in which:
It will be appreciated that for simplicity and clarity of illustration, elements shown in the figures have not necessarily been drawn to scale. For example, the dimensions of some of the elements may be exaggerated relative to other elements for clarity. Further, where considered appropriate, reference numerals may be repeated among the figures to indicate corresponding or analogous elements.
In the following detailed description, numerous specific details are set forth in order to provide a thorough understanding of the invention. However, it will be understood by those skilled in the art that the present invention may be practiced without these specific details. In other instances, well-known methods, procedures, and components have not been described in detail so as not to obscure the present invention.
Reference is now made to
After preparation of a substrate 30 (
A mask may be laid down and ONO layer 32 may be removed (step 102) from the periphery (e.g. area of the chip designated for CMOS operation), after which the gate oxides of the periphery may be grown and a threshold voltage doping may be implanted for the CMOS periphery. It will be appreciated that the operations of step 102 are high thermal budget operations. Moreover, as will be seen hereinbelow, they are the last high thermal budget operations in the present process.
In step 106, a silicon nitride hard mask 31 may be laid down over the entire chip. If desired, mask 31 may be covered by a SiON coating 33. An exemplary mask 31 may be 30-100 nm thick and the optional SiON coating 33 may be 10-30 nm thick.
An etch may be performed (step 108) to generate bit line openings 37 (
A pocket implant 41, such as of BF2, may now be implanted (step 110) next to or under nitride columns 31. An exemplary pocket implant may be of 0.5-5×1013/cm2 at an angle of 0-15°, where the angle may be limited by the width of bit line opening 37 and the height of nitride hard mask 31 and optional coating 33. Part of pocket implant 41 may scatter and diffuse under nitride columns 31. In an alternative embodiment, the pocket implant may be of Boron or Indium.
In step 112, a bit line liner 42, such as of 12-25 nm thick oxide, may be generated around nitride columns 31. Alternatively, bit line spacers may be generated by etching, with an anisotropic etch, of liner 42. Bit line liner or spacer 42 may decrease the width of bit line openings, labeled 37′ in
Once bit line liner 42 has been deposited, bit lines 50 may be implanted (step 114), followed by a spike rapid thermal anneal (RTA). As shown in
In step 116, an oxide filler 52 may be deposited on the wafer. As can be seen in
In step 120, optional SiON coating 33 and nitride hard mask 31 may be removed from the wafer, typically via a nitride wet etch. As shown in
In step 122, a polysilicon layer 54 may be deposited on the entire wafer and in step 123, it may be planarized (typically via a CMP step). As shown in
Polysilicon layer 54 may then be etched (step 124) into word lines 56 (
It will be appreciated that gates 49 may be formed of the same polysilicon layer as rows 47 and thus, word lines 56 may be formed of a single polysilicon layer. As will be discussed hereinbelow, this may enhance the array's ability to receive dual work function doping. Moreover, since the present process has only one polysilicon deposition step, the periphery transistors also only have one layer of polysilicon on them. This may enhance their ability to receive dual work function doping.
It will further be appreciated that bit lines 50 may be self-aligned at least next to and typically, slightly under, polysilicon gates 49 and that bit line oxides 43 may be self-aligned to polysilicon gates 49. Furthermore, word lines 56 may extend above and perpendicular to buried diffusion bit lines 50, which may be insulated from them by blocked bit line oxides 43.
The layout of the array may be seen more clearly in
As mentioned hereinabove, polysilicon layer 54 may additionally form the gates, and possibly some interconnections, in the CMOS periphery.
A sidewall oxide 58 (
In step 126, the lightly doped drain (LDD) implants for the CMOS transistors may be implanted. There is typically one mask for the n-LDD implants (for n-channel devices) and another mask for the p-LDD implants (for p-channel devices) Both implants may be of 1-5×103/cm2.
An oxide liner or partial spacer, of about 10-20 nm, may then be deposited (step 128), along and between word lines 56. This liner may serve as part of the CMOS spacer and may be completed after implanting of an anti-punchthrough implant 59 (step 129). However, if salicidation of word lines 56 is desired (as shown in step 134), an oxide spacer may be preferred in order to remove the oxide covering word lines 56 and to enable word lines 56 to be salicidized.
In step 129, anti-punchthrough implant 59 may be implanted through the oxide liner, in the spaces between bit lines 50 not covered by word lines 56. An exemplary anti-punchthrough implant may be of Boron (B) of 15 Kev at 5×102/cm2 or 30 Kev at 3×1012/cm2. Alternatively, the anti-punchthrough implant may comprise a multiplicity of implants with different energies and doses in the same location. For example, there might be three consecutive implants of Boron, of 5×1012 at 15 Kev, 3×1012 at 25 Kev and 3×1012 at 35 Kev. Alternatively, the Boron may be replaced by BF2 or Indium.
With the anti-punchthrough implant, processing of the memory array is mostly finished and processing of the CMOS periphery and any CMOS transistors in the array may be continued.
In step 130, oxide spacers may be deposited for the CMOS transistors. The deposition may cover the entire wafer and may fill or partially fill between word lines 56, providing insulation between word lines 56.
In step 132, dual work function doping may occur. Once again, there may be two masks, one to define the n+ doping of the gates of the n-channel transistors and another to define the p+ doping of the gates of the p-channel transistors. Step 132 may provide the correct work function for the CMOS transistors, such that both n-channel and p-channel transistors are enhancement devices. If desired, the dual work function doping may also be provided to the memory cells, which are typically n-channel devices. Alternatively, they may be p-channel devices and thus, can receive the p+ doping.
It will be appreciated that, since word lines 56 may be formed of a relatively thin polysilicon layer, the doping may diffuse therethrough to polysilicon gates 49.
In step 134, a salicide process (i.e. self-aligned silicidation), such as is known in the art, may be performed on the chip. This process may cause salicidation of the polysilicon throughout the chip which may reduce the resistances of the word lines and of the CMOS junctions.
In an alternative embodiment, the salicide deposition may be replaced with a standard silicide deposition. In this embodiment, the silicide deposition may occur after deposition of polysilicon layer 54, in which case, step 134 may be omitted. The remaining steps do not change. It is noted that silicide may reduce the resistance of polysilicon layer 54 but not of the CMOS junctions.
It will be appreciated that the present invention may be applicable to other types of memory arrays which are manufactured with a DPP or DPP-like process. The present invention, thus, is not restricted to NROM or NROM-like devices. For example, SONOS memory devices can benefit from this concept.
While certain features of the invention have been illustrated and described herein, many modifications, substitutions, changes, and equivalents will now occur to those of ordinary skill in the art. It is, therefore, to be understood that the appended claims are intended to cover all such modifications and changes as fall within the true spirit of the invention.