Claims
- 1. An analog-to-digital conversion method in a high-density multilevel non-volatile memory device that includes a multilevel memory cellhaving a floating gate transistor with gate, drain, and source terminals, the method comprising:
reading the memory cell by applying predetermined bias voltage values to the drain and source terminals while the drain terminal is applied a predetermined current value, and by detecting a gate voltage at the gate terminal; a first converting step of converting the gate voltage into a plurality of most significant bits; and a second converting step that follows the first converting step, the second converting step converting the gate voltage into a plurality of least significant bits.
- 2. A method according to claim 1, wherein said first converting step is completed within a time interval corresponding to a rise/fall transient of the gate voltage.
- 3. A method according to claim 2, wherein said second converting step is initiated at an end of the transient.
- 4. A method according to claim 1, wherein the gate voltage is compared with a predetermined set of reference voltages having values at suitable intervals from one another during said first converting step.
- 5. A method according to claim 4, wherein second converting step comprises a comparison of the gate voltage with another set of internal reference voltage values.
- 6. A method according to claim 1, wherein said first converting step is carried out as two time periods: a first period to obtain the most significant bits and a second period for settling voltage values at various circuit nodes of a conversion device that implements the method.
- 7. An analog-to-digital conversion device incorporated in a high-density multilevel non-volatile memory device that includes a multilevel memory cell having a floating gate transistor with gate, drain, and source terminals, the device comprising: a plurality of voltage comparators, each having a first input coupled to the gate terminal, a second input maintained at a corresponding reference voltage value, and an output connected to a logic block for extracting most significant bits of the memory cell.
- 8. A device according to claim 7, wherein the comparators are time continual comparators, and the A/D conversion is initiated during a read transient phase.
- 9. A device according to claim 7, wherein the number of said voltage comparators is equal to number n of bits per cell minus one.
- 10. A device according to claim 7, wherein said logic block is connected in upstream of a selection block effective to select additional reference voltage values for application to corresponding additional comparators provided for a subsequent second conversion step in order to extract least significant bits of the memory cell by means of another logic block being connected to outputs of the additional comparators.
- 11. A device according to claim 10, wherein the number of said additional voltage comparators is equal to a number n of bits per cell minus one.
- 12. A device according to claim 10, wherein said additional comparators are coincident with said comparators, and an additional selection block is connected between said selection block and said comparators and is controlled by said logic.
- 13. A device according to claim 7, wherein the comparators include three comparators.
- 14. A multilevel memory device, comprising:
a multilevel first memory cell that stores an analog first storage value; a multilevel second memory cell that stores an analog second storage value; an analog-to-digital conversion device coupled to the first and second memory cells and including means for converting the first storage value into first and second information bits of first and second information words, respectively, and means for converting the second storage value into first and second error control bits of the first and second information words.
Priority Claims (2)
| Number |
Date |
Country |
Kind |
| 00830722.5 |
Oct 2000 |
EP |
|
| 00127649.2 |
Nov 2000 |
EP |
|
CROSS-REFERENCE TO RELATED APPLICATION
[0001] This application is a continuation of U.S. patent application Ser. No. 10/001,918, filed Oct. 31, 2002, now pending, which application is incorporated herein by reference in its entirety.
Continuations (1)
|
Number |
Date |
Country |
| Parent |
10001918 |
Oct 2001 |
US |
| Child |
10060076 |
Jan 2002 |
US |