Claims
- 1. An antifuse structure in an integrated circuit device, said integrated circuit device formed within and on a semiconductor substrate, said antifuse structure comprising
- a first metal layer on a first insulating layer over said substrate;
- a first refractory metal layer on said first metal layer;
- a relatively thin layer having silicon on said first refractory metal layer;
- an amorphous silicon layer on said relatively thin layer, said amorphous silicon ranging from 500 to 800 Angstroms thick;
- a second refractory metal layer on and in contact with said amorphous silicon layer; and
- a second metal layer on said second refractory metal layer;
- wherein said antifuse structure includes an on-state program resistance of about 100 ohms or less, and a programming time of about 100 microseconds or less.
- 2. An antifuse structure as in claim 1 wherein said relatively thin layer is approximately 200 Angstroms thick.
- 3. An antifuse structure as in claim 1 wherein said relatively thin layer comprises amorphous silicon.
- 4. An antifuse structure as in claim 1 wherein said amorphous silicon layer is approximately 800 Angstroms thick.
- 5. An antifuse structure as in claim 1 wherein said amorphous silicon layer comprises hydrogen in the range of 10 to 20% by composition.
- 6. An antifuse structure as in claim 1 wherein at least one of said refractory metal layers comprise a titanium-tungsten alloy.
- 7. An antifuse structure as in claim 1 wherein said first and second metal layers comprise aluminum.
- 8. An antifuse structure as in claim 7 wherein at least one of said refractory metal layers comprise a titanium-tungsten alloy.
- 9. An antifuse structure in an integrated circuit device, said integrated circuit device formed within and on a semiconductor substrate, said antifuse structure comprising
- a refractory metal interconnection layer on a first insulating layer over said substrate;
- a relatively thin layer having silicon on said refractory metal interconnection layer;
- a dielectric layer overlying said relatively thin layer having silicon, said dielectric layer comprising an aperture therein, said aperture comprising aperture sides and an region exposing a portion of said relatively thin layer;
- an amorphous silicon layer on said relatively thin layer portion and said aperture sides; and
- a second metal interconnection layer on and in contact with said amorphous silicon layer.
- 10. An antifuse structure as in claim 9 wherein said relatively thin layer is approximately 200 Angstroms thick.
- 11. An antifuse structure as in claim 9 wherein said amorphous silicon layer is approximately 800 Angstroms thick.
- 12. An antifuse structure as in claim 9 wherein said amorphous silicon layer comprises hydrogen in the range of 10 to 20% by composition.
- 13. The antifuse structure of claim 9 wherein said relatively thin layer comprises amorphous silicon.
- 14. The antifuse structure of claim 9 wherein said refractory metal interconnection layer comprises titanium alloy.
- 15. The antifuse structure of claim 9 wherein said second metal interconnection layer comprises an aluminum layer.
- 16. The antifuse structure of claim 9 wherein said relatively thin layer comprises silicide.
- 17. The antifuse structure of claim 9 wherein said antifuse includes a on-state program resistance of about 100 ohms or less.
CROSS-REFERENCE TO RELATED APPLICATIONS
This is a Rule 60 Continuation of U.S. Ser. No. 08/041,924, filed Apr. 2, 1993, now U.S. Pat. No. 5,384,481, which is a File Wrapper Continuation of U.S. Ser. No. 07/642,617, filed Jan. 17, 1991, now abandoned.
US Referenced Citations (35)
Non-Patent Literature Citations (2)
Entry |
G. H. Chapman et al. "A Laser Linking Process for Restructurable VLSI" CLEO '82 (Apr. 1982) 5 pages. |
Cook et al., "Amorphous Silicon Antifuse Technology for Bipolar PROMs," 1986 Bipolar Circuits and Technology Meeting, pp. 99-100. |
Continuations (2)
|
Number |
Date |
Country |
Parent |
41924 |
Apr 1993 |
|
Parent |
642617 |
Jan 1991 |
|