Claims
- 1. A semiconductor wafer configured for in-process testing of integrated circuitry fabricated thereon, comprising:
at least two die separated by a scribe area, each of said die having at least one complementary metal oxide silicon (CMOS) static random access memory (SRAM) array embedded therein among mixed-signal CMOS circuitry, said mixed-signal CMOS circuitry having devices with larger feature sizes compared to similar devices of said embedded SRAM array; a first process control monitor (PCM) testline having a first layout corresponding to said mixed-signal CMOS circuitry; and a second PCM testline having a second layout corresponding to said embedded SRAM arrays, and wherein said first and second PCM testlines are formed in said scribe area.
- 2. The semiconductor wafer according to claim 1, wherein said second PCM testline comprises at least one 6-transistor memory cell.
- 3. The semiconductor wafer according to claim 1, wherein said second PCM testline comprises at least one decoder.
- 4. The semiconductor wafer according to claim 1, wherein said second PCM testline comprises at least one sense amplifier.
- 5. The semiconductor wafer according to claim 1, wherein said second PCM testline comprises at least one data output circuit.
- 6. The semiconductor wafer according to claim 1, wherein said second PCM testline comprises facsimiles of embedded SRAM array devices located at different locations within said embedded SRAM array, thereby permitting in-process testing to evaluate process variations that are location specific.
- 7. The semiconductor wafer according to claim 1, wherein said second PCM testline comprises facsimiles of embedded SRAM array devices located at different locations within said embedded SRAM array, thereby permitting in-process testing to track across-die variations of critical dimensions.
- 8. The semiconductor wafer according to claim 1, wherein said second PCM testline comprises facsimiles of embedded SRAM array devices located at different locations within said embedded SRAM array, thereby permitting in-process testing to track across-die alignment variations.
- 9. The semiconductor wafer according to claim 1, wherein said second PCM testline comprises facsimiles of embedded SRAM array devices located at different locations within said embedded SRAM array, thereby permitting in-process testing to track across-wafer variations of critical dimensions.
- 10. The semiconductor wafer according to claim 1, wherein said second PCM testline comprises facsimiles of embedded SRAM array devices located at different locations within said embedded SRAM array, thereby permitting in-process testing to track across-wafer alignment variations.
- 11. A method for in-process testing of integrated circuitry fabricated on a semiconductor wafer, comprising the steps of:
forming at least two die separated by a scribe area, each of said die having at least one complementary metal oxide silicon (CMOS) static random access memory (SRAM) array embedded therein among mixed-signal CMOS circuitry, said mixed-signal CMOS circuitry having devices with larger feature sizes compared to similar devices of said embedded SRAM array; forming a first process control monitor (PCM) testline having a first layout corresponding to said mixed-signal CMOS circuitry; and forming a second PCM testline having a second layout corresponding to said embedded SRAM arrays, and wherein said first and second PCM testlines are formed in said scribe area. The semiconductor wafer according to claim 1, wherein said second PCM testline comprises at least one 6-transistor memory cell.
- 12. The method according to claim 11, wherein the step of forming said second PCM testline comprises forming at least one decoder.
- 13. The method according to claim 1, wherein the step of forming said second PCM testline comprises forming at least one sense amplifier.
- 14. The method according to claim 1, wherein the step of forming said second PCM testline comprises forming at least one data output circuit.
- 15. The method according to claim 1, wherein the step of forming said second PCM testline comprises forming facsimiles of embedded SRAM array devices located at different locations within said embedded SRAM array, thereby permitting in-process testing to evaluate process variations that are location specific.
- 16. The method according to claim 1, wherein the step of forming said second PCM testline comprises forming facsimiles of embedded SRAM array devices located at different locations within said embedded SRAM array, thereby permitting in-process testing to track across-die variations of critical dimensions.
- 17. The method according to claim 1, wherein the step of forming said second PCM testline comprises forming facsimiles of embedded SRAM array devices located at different locations within said embedded SRAM array, thereby permitting in-process testing to track across-die alignment variations.
- 18. The method according to claim 1, wherein the step of forming said second PCM testline comprises forming facsimiles of embedded SRAM array devices located at different locations within said embedded SRAM array, thereby permitting in-process testing to track across-wafer variations of critical dimensions.
- 19. The method according to claim 1, wherein the step of forming said second PCM testline comprises the step of forming facsimiles of embedded SRAM array devices located at different locations within said embedded SRAM array, thereby permitting in-process testing to track across-wafer alignment variations.
CROSS-REFERENCE TO RELATED APPLICATION
[0001] This application claims priority to Provisional U.S. Application No. 60/312,352, filed Aug. 16, 2001, which is incorporated by reference herein.
Provisional Applications (1)
|
Number |
Date |
Country |
|
60312352 |
Aug 2001 |
US |