1. Field of the Invention
The present invention relates to an apparatus for displaying and controlling a picture signal, which has a PLE (Peak Luminance Enhancement) control means, for example, for finding an average brightness level (APL=Average Picture Level) of the picture signal to be displayed so as to control display brightness in an image display device by this average brightness level, and to a method of displaying and controlling the picture signal.
2. Description of the Related Art
For example, in PDP (plasma display panel) etc., the above-mentioned PLE control is carried out when displaying an image. This PLE control is arranged such that an average picture level (APL) of the picture signal corresponding to a field or the whole frame screen is detected, and a display brightness level which is a brightness level for actually displaying the image is set based on this average picture level.
In this case, as for the above-mentioned PLE control, in the case where the average picture level is low (or when the whole picture is dark) with respect to a signal having even the same brightness level, the display brightness level is set to be high so that high brightness display may be provided. On the other hand, in the case where the average picture level is high (when the whole picture is bright), the display brightness level is lowered so as to inhibit power consumption. By carrying out the PLE control in this way, it is possible to realize low power consumption and also possible to display an image of good contrast.
As described above, a display apparatus provided with a PLE control means which finds the average picture level APL of the picture signal to be displayed and controls the display brightness by this APL is disclosed in patent documents 1 and 2 as listed below, for example.
When adjusting brightness of a display screen by using the above-mentioned PLE control means, an image memory for a plurality of screens (at least two frames) is generally needed in order to adjust the brightness of a display picture without delay by way of the PLE control.
The above-mentioned display control apparatus A is provided with first and second image memories 1a and 1b which can each write the picture signal for one frame. The picture signal to be inputted is first transmitted to the first image memory 1a (hereafter referred to as VRAMa), into which the picture signal for one frame is written. At the same time, the above-mentioned picture signal is transmitted to an APL unit (average brightness calculation means) 2, in which an average picture level (hereafter referred to as APLa) is calculated from the picture signal for the above-mentioned one frame. Then, information data on the average picture level APLa calculated in the APL unit 2 are sent to a brightness control unit (brightness control means) 3 as a control signal.
Subsequently, the picture signal of next frame is sent to the second image memory 1b (hereafter referred to as VRAMb) into which the picture signal for the above-mentioned next one-frame is written. At the same time, the picture signal for the above-mentioned next frame is sent to the APL unit 2, and an average picture level (hereafter referred to as APLb) is calculated from this picture signal for one frame.
During this time, the picture signal read from VRAMa is subjected to brightness control based on the average picture level APLa which corresponds to one previous frame in the brightness control unit 3, and is set as a display brightness level corresponding to the average picture level APLa. The picture signal for the previous one frame set as this display brightness level operates to be sent to the image display means B to display an image.
Then, the picture signal after being read from VRAMb is subjected to brightness control based on the average picture level APLb which corresponds to next one-frame in the brightness control unit 3, and is set as a display brightness level corresponding to the average picture level APLb. Similarly, the picture signal for the next one-frame set as this display brightness level is transmitted to the image display means B to display an image. That is, the above-mentioned operation is repeated one by one.
Incidentally, as shown in
In other words, reference numeral 1 shown in
Since the image memory 1 used in the structure as shown in
As described above, as time goes on, with respect to the picture signal for the preceding (one frame before) old frame, the image memory 1 is overwritten by the picture signal for the following new frame one by one. Therefore, when trying to realize the above-mentioned PLE control, a delay of one frame period (at maximum) arises in the display brightness according to a display frame and APL. As a result, a display portion corresponding to the new frame takes place, which is displayed and controlled based on the average brightness of the old frame as shown by a dotted hatch part C in
Now, for example, in the case where the picture signal of the old frame is of a dark image and the picture signal of the new frame is of a bright image, since the above-mentioned PLE control is carried out such that the brightness of the bright image of the new frame is controlled by APL based on the dark image of the old frame, it operates so that a level of each peak brightness of the bright image of the new frame may be further raised. For this reason, there arises a problem that a bright image is displayed still more brightly at an instant in time. At the same time, there arises another problem that an excessive load is momentarily applied to a power supply circuit, because large drive current may flow to each of the display pixels to be lit which have a high proportion of the image display means.
The present invention is made in view of the above-mentioned problems, and aims to provide a display control apparatus and a display control method for a picture signal, which can avoid the disadvantage of image display as described above, and the problem that the electrical overload is applied to the power supply circuit while using the image memory of small capacity.
As defined in claim 1, a fundamental aspect of the display control apparatus in accordance with the present invention made in order to solve the above-mentioned problems is a display control apparatus for driving and controlling a display means for displaying an image based-on an inputted picture signal, the display control apparatus including an average brightness calculation means for calculating an average brightness of the above-mentioned picture signal and a brightness control means for controlling the brightness of the above-mentioned picture signal based on the above-mentioned average brightness obtained by the above-mentioned average brightness calculation means, wherein the above-mentioned average brightness calculation means is arranged to calculate the average brightness of the picture signal a plurality of times within one frame period, and to carry out brightness control of the above-mentioned brightness control means based on the above-mentioned calculated average brightness.
Further, a fundamental aspect of a display control method in accordance with the present invention made in order to solve the above-mentioned problems is a display control method for driving and controlling a display means for displaying an image based on an inputted picture signal, characterized in that an average brightness of the picture signal is calculated a plurality of times within one frame period, and brightness control operation is carried out for controlling the brightness of the picture signal supplied to the above-mentioned display means based on the above-mentioned calculated average brightness.
Hereafter, a display control apparatus for a picture signal in accordance with the present invention will be described with reference to preferred embodiments shown in the drawings.
As with the example shown in
In other words, the example shown in
On the other hand, the picture signal whose one frame period is divided into three and which is written into the image memory 1 is read one by one for each of the above-mentioned divided periods, and is supplied to the brightness control unit 3. As a result, the picture signal corresponding to the new frame written, for example, in the APL calculation period 1 as shown in
In other words, the picture signal written into the image memory 1 in the APL calculation period 1 is subjected to the brightness control of APL of the picture signal written into the image memory 1 in the above-mentioned t1, and supplied to the image display means B. Similarly, the picture signal written into the image memory 1 in the APL calculation period 2 operates to be subjected to the brightness control of APL of the picture signal written into the image memory 1 in t2 and supplied to the image display means B. Furthermore, the picture signal written into the image memory 1 in the APL calculation period 3 similarly operates to be subjected to the brightness control of APL of the picture signal written into the image memory 1 in t3 and supplied to the image display means B.
Now, the picture signal written into the image memory 1 in the above-mentioned t1 has a large proportion of the picture signal of the old frame out of the picture signals of the old frame and the new frame. Further, the picture signal written into the image memory 1 in the above-mentioned t2 has a larger proportion of the picture signal of the new frame out of the picture signals of the old frame and the new frame. Furthermore, the whole picture signal written into the image memory 1 in the above-mentioned t3 has the picture signal of the new frame.
Therefore, as already described, the picture signal of the old frame provides a dark image, for example. In the case where the picture signal of the new frame provides a bright image, bright picture signals written into the image memory 1 in the APL calculation period 1 and the APL calculation period 2 are each subjected to the brightness control of APL in the state where the picture signal of the new frame is written in at a predetermined rate to the old frame.
Thus, the brightness of the bright image of the new frame is controlled only by APL of the image data of the dark old frame, and it is possible to solve the problem that the brightness may be extremely increased, which naturally leads to solving the problem that excessive peak current momentarily flows through the power supply circuit.
Incidentally, as described above, in the example shown in
In addition, in order to facilitate understanding of the operation, the above description is concerned with the operation of writing the picture signal into image memory and a synchronous type in which the operation of the picture signal reading from the image memory is synchronous, however an asynchronous type can also provides similar operational effects.
Further, in the preferred embodiment as shown in this
Further, based on the horizontal and vertical synchronizing signals in the above-mentioned picture signal, the luminescence control circuit 11 operates to generate a synchronization signal for a scanning driver 21, a data driver 22, and an erase driver 23 in the image display means B to be described later.
Based on the clock signal supplied from the luminescence control circuit 11, the above-mentioned A/D conversion circuit 12 operates to sample an inputted analog signal and convert this into image data for each pixel, which are supplied to the image memory 1. According to the write-in signal W from the above-mentioned luminescence control circuit 11, the above-mentioned image memory 1 operates such that each of pixel data supplied from the A/D conversion circuit 12 may be written into the image memory 1 one by one.
As already described, the above-mentioned image memory 1 is arranged to have the capacity which allows the picture signal for one frame to be written in, and it operates so that data for one screen (one frame) in the display panel, as will be described later, are written in by way of the above-mentioned writing operation, then the picture signal for the next one-frame is stored one by one, while rewriting the memory (overwritten).
At the same time, the picture signals (pixel data) written into the image memory 1 are read one by one from the above-mentioned memory 1 according to the read-out signal R supplied from the luminescence control circuit 11, and displayed on the display panel as an image in a situation of being subjected to the brightness control by PLE, as will be described later.
In addition, the above-mentioned luminescence control circuit 11 operates so that APL may be calculated from the image data written into the picture memory in synchronization with a sub-frame period to be described later. In this case, the above-mentioned APL is obtained such that a proportion (lighting rate) of the pixels to be lit and controlled in the display panel 31 to be mentioned later is calculated from the pixel data written into the above-mentioned image memory 1. Therefore, the luminescence control circuit 11 achieves the function as a lighting rate calculation means, and this similarly functions as the already described APL unit 2.
Further, based on the calculated lighting rate, the luminescence control circuit 11 operates to carry out a PLE operation by referring to the above-mentioned brightness setting table 13. As for this PLE operation, with reference to the brightness setting table 13 based on the above-mentioned lighting rate, it operates so that a suitable control signal may be generated for the data driver 22 and the erase driver 23 which constitute the image display means B. In addition, the operation of the data driver 22 and the erase driver 23 at this time will be described in detail later.
Now, reference numeral 31 in the image display means B indicates the display panel in which a large number of pixels 32 each containing an organic EL element are arranged in a matrix pattern. Arranged at this display panel 31 are scanning lines 33, data lines 34, and erase signal lines 35 which are respectively connected to the above-mentioned scanning driver 21, the data driver 22, and the erase driver 23. The pixels 32 containing the above-mentioned EL element are respectively arranged at these intersections. In addition, it is arranged that a voltage for lighting and driving the pixel is supplied from a power supply circuit 24 through a power supply line 36 to each of the above-mentioned pixels 32.
It is arranged that a scanning signal Select (hereafter also referred to as a write-in pulse) may be supplied to a gate of the above-mentioned data write-in transistor Tr1 through the scanning line 33 connected to the scanning driver 21. A drain of the above-mentioned data write-in transistor Tr1 is connected to a gate of a lighting and driving TFT i.e., a lighting and driving transistor Tr2 and also connected to one terminal of a capacitor C1 for holding electric charges.
Further, a source of the lighting and driving transistor Tr2 is arranged to be connected with the other terminal of the above-mentioned capacitor C1 and supplied with a drive voltage Vcc via the power supply line 36. A drain of the above-mentioned lighting and driving transistor Tr2 is connected to an anode terminal of an organic EL element E1, and a cathode terminal of this organic EL element E1 is connected to a reference potential point (ground).
Furthermore, it is arranged that a gate of an erase transistor Tr3 as TFT for erase is supplied with an erase signal Erase (also referred to as an erase pulse) from an erase driver through the erase signal line 35. A source and a drain of the erase transistor Tr3 are connected to both terminals of the above-mentioned capacitor C1, respectively.
In addition, in the circuit structure of the pixel 32 as shown in
In the structure of the pixels 32 as shown in
When the application of the above-mentioned write-in pulse to the gate of the above-mentioned control transistor Tr1 is stopped, the transistor Tr1 is so-called cut off. However, the gate voltage of the drive transistor Tr2 is held by the electric charge accumulated in the capacitor C1, whereby the drive current to the EL element E1 is maintained. Therefore, the EL element E1 can continue a lighting state corresponding to the above-mentioned data signal Vdata in a period (one sub-frame period as will be described later) until the next address operation.
On the other hand, in the middle of the lighting period of the above-mentioned EL element E1 (in the middle of one sub-frame period), the erase pulse Erase which causes the erase transistor Tr3 to turn on is supplied from the above-mentioned erase driver 23, whereby the electric charge charged in the capacitor C1 can be eliminated (discharged) instantaneously. As a result, the drive transistor Tr2 is in a cut-off state, and the EL element E1 is turned off immediately. In other words, the lighting period in one sub-frame of the EL element E1 is controlled by controlling an output timing of the erase pulse Erase from the erase driver 23, so that predetermined gamma characteristics and dimmer characteristics can be realized.
In other words,
a) and 8(b) show an example in which the rates (proportions) of the lighting period and the non-lighting period for each sub-frame are controlled according to the lighting rate (lighting rate of the pixel written into the above-mentioned VRAM1) of the above-mentioned pixel 32 arranged at the display panel 31. Namely,
Now, when the lighting rate of the pixel is low (that is, when APL is small), lighting control as shown in
c) and
Here, when trying to realize the gradation “8” (for example), a series of lighting patterns as shown in
The erase pulse as shown in
Corresponding to the above-mentioned lighting rate, the lighting period for each sub-frame is stored in the above-mentioned brightness setting table 13 as a parameter. When the number of a sub-frame to be lit and controlled is supplied from the sub-frame counter 38 to the logical operation unit 39, the logical operation unit 39 accesses the table 13 and operates so that an output timing signal of the above-mentioned erase pulse may be generated based on the parameter of the lighting time stored corresponding to the number of the sub-frame.
This is generated as the output timing signal of the erase pulse for every sub-frame each corresponding to the lighting rate of the pixel as shown in
In addition, in this preferred embodiment, it operates so that the above-mentioned lighting rate is calculated in synchronization with the sub-frame from the picture signal written into the picture memory 1 and that, based on this lighting rate, the output timing signal of the erase pulse may be generated by accessing the brightness setting table 13, according to the structure shown in
Therefore, this allows the brightness control (PLE control) based on the lighting rate (=APL) for each sub-frame. Similarly to the operational effects as described with reference to the basic structure shown in
Further, in the preferred embodiments as shown in
However, actually one frame (period) is divided into a larger number of sub-frames, so as to realize practical gradation control using 32 steps, 64 steps, etc., for example. In such a case, as shown in
Number | Date | Country | Kind |
---|---|---|---|
2005-338725 | Nov 2005 | JP | national |
Number | Name | Date | Kind |
---|---|---|---|
5949494 | Yamagata et al. | Sep 1999 | A |
20040233229 | Kimura | Nov 2004 | A1 |
20050093886 | Kubota | May 2005 | A1 |
20050206588 | Min et al. | Sep 2005 | A1 |
20070047034 | Ogata et al. | Mar 2007 | A1 |
Number | Date | Country |
---|---|---|
9-281927 | Oct 1997 | JP |
2001-175220 | Jun 2001 | JP |
Number | Date | Country | |
---|---|---|---|
20070115215 A1 | May 2007 | US |