IBM Technical Disclosure Bulletin, vol. 10 No. 1, Jun. 1967, pp. 31-33, J. G. Adler, et al. "Determination of Completion of Operhand Fetching". |
IBM Technical Disclosure Bulletin vol. 27 No. 8, Jan. 1985, pp. 4781-4784, D. Meltzer, et al. "Cache Addressing to Minimize Off-Boundary Breakage". |
IBM Technical Disclosure Bulletin vol. 32 No. 6A, Nov. 1989, pp.127-128, "Decoder-Initated Prefetching For Long OP Instructions". |
IBM Technical Disclosure Bulletin vol. 32 No. 5A, Oct. 1989, p. 109, "CPU In-Page Only Instruction Prefetcher". |
Serra, Micaela & Dervisoglu, Bulent I, "Testing", Chapter 79, The Electrical Engineering Handbook, Richard C. Dorf, Editor-in-Chief, pp. 1808-1837, CRC Press. |
L-T Wang et al., "Feeback Shift Registers For Self-Testing Circuits", VLSI Systems Design, Dec. 1986. |
Masakazu Shoji, "CMOS Dynamic Gates", Chapter 5, At&T CMOS Digital Circuit Technology, Prentice Hall, 1988, pp. 210-257. |
Guthrie, Charles, "Power-On Sequencing For Liquid Crystal Displays; Why, When, And How", Sharp Application Notes, Sharp Corporation, 1994, pp. 2-1 thru 2-9. |
Bernd Moeschen, "NS32SP160--Feature Communication Controller Architecture Specification", National Semiconductor, Rev. 1.0, May 13, 1993. |
Agarwal, Rakesh K., 80x86 Architecture and Programming, vol. II: Architecture Reference, Chapter 4, Prentice Hall, 1991, pp. 542-543. |
Intel486 Microprocessor Family Programmer's Reference Manual, Intel Corporation, 1993. pp. 3-27 thru 3-30, 26-59 thru 26-61, 26-203, 26-204, 26-214, 26-215, 26-257, 26-258, 26-272, 26-273. |
"8237A High Performance Programmable DMA Controller (8237A, 8237A-4, 8237A-5)", Peripheral Components, Intel, 1992, pp. 3-14 thru 3-50. |
Kane, Gerry, "R2000 Processor Programming Model", Chapter 2, MIPS RISC Architecture, MIPS Computer Systems, Inc. pp. 2-6 thru 2-7. |
Hennessay, John, et al., "Interpreting Memory Addresses", Computer Architecture A Quantitative Approach, pp. 95-97, Morgan Kaufmann Publishers, Inc. 1990. |
PowerPC601 Reference Manual, IBM, 1994, Chapter 9, "System Interface Operation", pp. 9-15 thru 9-17. |
Intel Corp. Microsoft Corp., Advanced Power Mangement (APM) BIOS Interface Specification, Revision 1.1, Sep. 1993. |
Inter Corporation, i486 Micro Processor Hardware Reference Manual, Processor Bus, pp. 3-28 thru 3-32. |