Claims
- 1. A circuit for offset reduction in an active pixel sensor array, the circuit comprising:
a voltage regulator to regulate a reset voltage at an output port of the voltage regulator for a pixel of said active pixel sensor array; and at least one programmable circuit, coupled to said voltage regulator, to adjust said reset voltage and reduce said offset by a first value.
- 2. The circuit of claim 1, wherein said at least one programmable circuit adjusts the reset voltage by sinking a current from said output port.
- 3. The circuit of claim 1, wherein said at least one programmable circuit including an even plurality of programmable devices.
- 4. The circuit of claim 1 wherein at equilibrium a first half of said even plurality of programmable devices are on and a second half of said even plurality of programmable devices are off.
- 5. The circuit of claim 1, wherein before a read out operation of said active pixel sensor array, a global reset voltage is applied to all pixels of said image sensor array.
- 6. The circuit of claim 5, wherein after an integration operation the image sensor array is read out one row at a time.
- 7. The circuit of claim 6, wherein after read out of one row, said pixels of said row are reset by said reset voltage and then read out.
- 8. The circuit of claim 7, wherein a signal with canceled offset is obtained by subtracting a first read out value obtained after said pixels of said row are reset from a second read out value obtained after said integration operation.
- 9. A method for reducing offset for an image sensor, the method comprising:
determining an offset for the image sensor; and reducing the offset by adjusting a reset voltage applied to the image sensor at reset time.
- 10. The method of claim 9 wherein the reset voltage is adjusted by programming programmable circuits configured to sink currents from a reset node where the reset voltage is measured.
- 11. An imaging system comprising:
an active pixel sensor array including at least one pixel; an offset reduction circuit including a voltage regulator to regulate a reset voltage at an output port of the voltage regulator for a pixel of said active pixel sensor array; and at least one programmable circuit, coupled to said voltage regulator, to adjust said reset voltage and reduce said offset by a first value.
- 12. The imaging system of claim 11, wherein said at least one programmable circuit adjusts the reset voltage by sinking a current from said output port.
- 13. The imaging system of claim 11, wherein said at least one programmable circuit including an even plurality of programmable devices.
- 14. The imaging system of claim 13 wherein at equilibrium a first half of said even plurality of programmable devices are on and a second half of said even plurality of programmable devices are off.
- 15. The imaging system of claim 11 wherein before a read out operation of the active pixel sensor array a global reset voltage is applied to all pixels of the image sensor array.
CROSS-REFERENCE TO RELATED APPLICATIONS
[0001] This application is a divisional of U.S. patent application Ser. No. 09/374,795, filed Aug. 16, 1999 and assigned to the assignee of the present application.
Divisions (1)
|
Number |
Date |
Country |
Parent |
09374795 |
Aug 1999 |
US |
Child |
09989877 |
Nov 2001 |
US |