Claims
- 1. A plasma etching method of a wafer, comprising the steps of:
electrostatically attracting said wafer which has a gate oxide film onto a wafer mounting electrode in a vacuum processing chamber; introducing a mixed gas into said vacuum processing chamber on the basis of an etching recipe; generating a magnetic field inside said vacuum processing chamber; generating a plasma in said vacuum processing chamber; applying a bias power to said wafer to accelerate ions in said plasma toward said wafer; and setting an impedance as viewed from a bias power supply relative to an outer periphery of said wafer to a value which is greater than that of a wafer center portion using the electrode which is formed under an insulating film for electrostatically attracting said wafer.
Priority Claims (2)
Number |
Date |
Country |
Kind |
2000-260874 |
Aug 2000 |
JP |
|
2000-260875 |
Aug 2000 |
JP |
|
CROSS-REFERENCE TO RELATED APPLICATIONS
[0001] This is a continuation of U.S. application Ser. No. 09/797,571, filed Mar. 5, 2001, the subject matter of which is incorporated by reference herein, and is copending with U.S. application Ser. No. 09/908,844, filed Jul. 20, 2001, which is a divisional application of U.S. Ser. No. 09/797,571, filed Mar. 5, 2001.
[0002] This application also relates to an application U.S. Ser. No. 09/795,487, filed Mar. 1, 2001, by Yutaka Ohmoto et al of the present invention, based on Japanese Patent Application No. 2000-060361 filed Mar. 1, 2000 and assigned to the present assignee. The disclosure of that application is incorporated herein by reference.
Continuations (1)
|
Number |
Date |
Country |
Parent |
09797571 |
Mar 2001 |
US |
Child |
10138635 |
May 2002 |
US |