1983 IEEE International Solid-State Circuits Conference, Friday, Feb. 25, 1983, 10:45 a.m., pp. 230-231, J. Moench et al., "A Sub 100 ns 256K DRAM". |
1983 IEEE International Solid-State Circuits Conference, Friday, Feb. 25, 1983, 11:45 a.m., pp. 234-235, T. Mano et al., "Submicron VLSI Memory Circuits". |
1983 IEEE International Solid-State Circuits Conference, Wednesday, Feb. 23, 1983, 3:30 p.m., pp. 56-57 and 285-286, R. Chwang et al., "A 70 ns High Density CMOS DRAM". |
Mashiko et al, "A 4-Mbit DRAM with Folded-Bit-Line Adaptive Sidewall Isolated Capacitor (FASIC) Cell", IEEE Journal of Solid-State Circuits, vol. SC-22, No. 5, Oct. 1987. |