Number | Name | Date | Kind |
---|---|---|---|
4744281 | Isozaki | May 1988 | A |
5546037 | Kenny et al. | Aug 1996 | A |
5845109 | Suzuki et al. | Dec 1998 | A |
5958044 | Brown et al. | Sep 1999 | A |
6351822 | Wright et al. | Feb 2002 | B1 |
Number | Date | Country |
---|---|---|
06090148 | Mar 1994 | JP |
Entry |
---|
Moyer, G.C.; Clements, M.; Lui, W.; Schaffer, T.; Cavin, R.K., III.; “The delay vernier pattern generation technique”, Solid-State Circuits, IEEE Journal of, vol.: 32 Issue: 4, Apr. 1997. pp. 551-562. |