Claims
- 1. A method for testing a fuse in an integrated circuit, the method comprising:
determining a testing time for a control resistor; determining a testing time for the fuse; and comparing the testing time for the fuse against the testing time for the control resistor.
- 2. The method of claim 1, wherein determining the testing time for the control resistor comprises:
applying a voltage to the control resistor; and measuring a time period for the voltage to decay to a decayed voltage less than or equal to a reference voltage.
- 3. The method of claim 2, further comprising applying the decayed voltage to a comparator.
- 4. The method of claim 1, wherein determining the testing time for the fuse comprises:
applying a voltage to a fuse; and measuring a time period for the voltage to decay to a decayed voltage less than or equal to a reference voltage.
- 5. The method of claim 4, further comprising applying the decayed voltage to a comparator.
- 6. The method of claim 1, wherein determining the testing time for the control resistor comprises:
applying a voltage to the control resistor; and measuring a time period for the voltage to charge to a charged voltage greater than or equal to a reference voltage.
- 7. The method of claim 6, further comprising applying the charged voltage to a comparator.
- 8. The method of claim 1, wherein determining the testing time for the fuse comprises:
applying a voltage to a fuse; and measuring a time period for the voltage to charge to a charged voltage greater than or equal to a reference voltage.
- 9. The method of claim 8, further comprising applying the charged voltage to a comparator.
- 10. The method of claim 1, further comprising selecting a value of the control resistor.
- 11. The method of claim 1, further comprising deciding, after comparing, whether the testing time for the fuse meets specification parameters based on the testing time for the control resistor.
- 12. A circuit for testing fuses in an integrated circuit comprising:
a control resistor electrically interposed between a first supply node and a second supply node; and a testing circuit having an input and an access to a reference in the testing circuit, wherein the input of the testing circuit is in electrical communication with the first supply node.
- 13. The circuit for testing fuses of claim 12, wherein the first supply node is connected to a precharge voltage, and wherein the second supply node is connected to a potential lower than the first supply node.
- 14. The circuit for testing fuses of claim 13, wherein the second supply node is connected to ground.
- 15. The circuit for testing fuses of claim 12, wherein the first supply node is connected to a precharge voltage, and wherein the second supply node is connected to a potential higher than the first supply node.
- 16. The circuit for testing fuses of claim 12, wherein the testing circuit comprises a comparator.
- 17. A circuit for testing fuses in an integrated circuit comprising:
a bank of selectable control resistors electrically interposed between a first supply node and a second supply node; and a testing circuit having an input and an access to a reference in the testing circuit, wherein the input of the testing circuit is in electrical communication with the first supply node.
- 18. The circuit for testing fuses of claim 17, wherein the bank of control resistors comprises a plurality of elements connected in parallel and electrically interposed between a first node and the second supply node.
- 19. The circuit for testing fuses of claim 18, wherein the first node is connected to a pre-charge voltage, and wherein the second supply node is connected to a potential lower than the first supply node and the first node.
- 20. The circuit for testing fuses of claim 18, wherein the elements comprise a first switching device connected in series with a control resistor.
- 21. The circuit for testing fuses of claim 19, and further comprising:
a second switching device electrically interposed between the first supply node and the first node.
- 22. The circuit for testing fuses of claim 21, wherein the second switching device is a transistor.
- 23. The circuit for testing fuses of claim 21, wherein the first switching device is a transistor.
- 24. A circuit for testing fuses in an integrated circuit comprising:
a bank of control resistors electrically interposed between a first supply node and a second supply node; a testing circuit having an input and an access to a reference in the testing circuit, wherein the input of the testing circuit is in electrical communication with the first supply node; and wherein the bank of control resistors comprises a plurality of elements connected in parallel and electrically interposed between a first node and the second supply node, wherein the second supply node is connected to a potential higher than the first supply node and the first node, and wherein the elements comprise a first switching device connected in series with a control resistor.
- 25. The circuit for testing fuses of claim 24, and further comprising:
a second switching device electrically interposed between the first supply node and the first node.
- 26. The circuit for testing fuses of claim 24, wherein the first switching device is a transistor.
- 27. The circuit for testing fuses of claim 26, wherein the second switching device is a transistor.
- 28. A method for determining a desired test time for fuses, the method comprising:
initializing a reference voltage in a testing circuit; applying a pre-charge voltage across a control resistor; allowing the pre-charge voltage to decay; determining a first time at which the pre-charge voltage has decayed to a value less than the reference voltage in the testing circuit; adjusting the reference voltage in the testing circuit to obtain an updated reference voltage; applying the pre-charge voltage across the control resistor; allowing the pre-charge voltage to decay; determining a second time at which the pre-charge voltage has decayed to a value less than the reference voltage in the testing circuit; repeating adjusting through determining a second time if the second time is less than the first time; and selecting the first time as the desired test time.
- 29. The method of claim 28, further comprising applying the pre-charge voltage to an input of a comparator.
- 30. The method of claim 28, further comprising selecting a value of the control resistor.
- 31. A method for determining a desired test time for fuses, the method comprising:
initializing a reference voltage in a testing circuit; applying a voltage across a control resistor; causing the voltage across the control resistor to charge; determining a first time at which the voltage across the control resistor has increased to a value greater than the reference voltage in the testing circuit; adjusting the reference voltage in the testing circuit to obtain an updated reference voltage; applying a voltage across the control resistor; causing the voltage across the control resistor to charge; determining a second time at which the voltage across the control resistor has increased to a value greater than the reference voltage in the testing circuit; repeating adjusting through determining a second time if the second time is less than the first time; and selecting the first time as the desired test time.
- 32. The method of claim 31, further comprising applying the voltage across the control resistor to an input of a comparator.
- 33. The method of claim 31, further comprising selecting a value of the control resistor.
- 34. A method for determining a desired test time for a fuse, comprising:
initializing a reference voltage in a testing circuit; applying a pre-charge voltage across the control resistor; determining the time at which the pre-charge voltage decays to a value less than the reference voltage in the testing circuit; adjusting the reference voltage if the determined decay time is greater than a preselected desired decay time; repeating applying a pre-charge voltage through adjusting the reference voltage so long as the reference voltage was adjusted; and selecting the determined decay time as the test time.
- 35. The method of claim 34, and further comprising applying the pre-charge voltage to an input of a comparator.
- 36. The method of claim 34, and further comprising selecting a value of the control resistor.
- 37. A method for determining a desired test time for a fuse, comprising:
initializing a reference voltage in a testing circuit; applying a pre-charge voltage across the control resistor; determining the time at which the pre-charge voltage charges to a value greater than the reference voltage in the testing circuit; adjusting the reference voltage if the determined charge time is greater than a preselected desired charge time; repeating applying a pre-charge voltage through adjusting the reference voltage so long as the reference voltage was adjusted; and selecting the determined charge time as the test time.
- 38. The method of claim 37, and further comprising applying the pre-charge voltage to an input of a comparator.
- 39. The method of claim 37, and further comprising selecting a value of the control resistor.
- 40. A circuit for testing fuses in an integrated circuit comprising:
at least one bank of at least one fuse electrically interposed between a first supply node and a second supply node; and a testing circuit having an input and an access to a reference in the testing circuit, wherein the input of the testing circuit is in electrical communication with the first supply node.
- 41. The circuit for testing fuses of claim 40, wherein the testing circuit comprises a comparator.
- 42. The circuit for testing fuses of claim 40, wherein the at least one bank of at least one fuse comprises a plurality of elements connected in parallel and electrically interposed between a first node and the second supply node, wherein the second supply node is connected to a potential lower than the first supply node, and wherein the elements comprise a first switching device connected in series with a fuse.
- 43. The circuit for testing fuses of claim 42, and further comprising:
a second switching device electrically interposed between the first supply node and the first node.
- 44. The circuit for testing fuses of claim 42, wherein the first switching device is a transistor.
- 45. The circuit for testing fuses of claim 43, wherein the second switching device is a transistor.
- 46. The circuit for testing fuses of claim 40, wherein the at least one bank of at least one fuse comprises a plurality of elements connected in parallel and electrically interposed between a first node and the second supply node, wherein the second supply node is connected to a potential higher than the first supply node, and wherein the elements comprise a first switching device connected in series with a fuse.
- 47. The circuit for testing fuses of claim 46, and further comprising:
a second switching device electrically interposed between the first supply node and the first node.
- 48. The circuit for testing fuses of claim 46, wherein the first switching device is a transistor.
- 49. The circuit for testing fuses of claim 47, wherein the second switching device is a transistor.
- 50. A circuit for testing fuses, comprising:
a bank of control resistors electrically interposed between a first supply node and a second supply node; a testing circuit comprising a comparator having an input and an access to a reference in the testing circuit, wherein the input of the testing circuit is in electrical communication with the first supply node; wherein the bank of control resistors comprises a plurality of elements connected in parallel and electrically interposed between a first node and the second supply node, and wherein the elements comprise a first switching device connected in series with a fuse; and a second switching device electrically interposed between the first supply node and the first node.
- 51. The circuit for testing fuses of claim 50, wherein the second supply node is connected to a potential lower than the first supply node.
- 52. The circuit for testing fuses of claim 50, wherein the second supply node is connected to a potential higher than the first supply node.
- 53. A circuit for testing fuses, comprising:
a bank of control resistors electrically interposed between a first supply node and a second supply node; a testing circuit comprising a comparator having first and second inputs, wherein the first input of the testing circuit is in electrical communication with the first supply node; a variable reference voltage source electrically connected to the second input of the comparator; wherein the bank of control resistors comprises a plurality of elements connected in parallel and electrically interposed between a first node and the second supply node, and wherein the elements comprise a first switching device connected in series with a fuse; and a second switching device electrically interposed between the first supply node and the first node.
- 54. A integrated circuit, comprising:
an array of memory cells; and an electric circuit, electrically connected to the array of memory cells, the electric circuit comprising:
a bank of control resistors electrically interposed between a first supply node and a second supply node; and a testing circuit having an input and an access to a reference in the testing circuit, wherein the input of the testing circuit is in electrical communication with the first supply node.
- 55. A computer system having a memory, comprising:
an electric circuit electrically connected to the memory, the electric circuit comprising:
a bank of control resistors electrically interposed between a first supply node and a second supply node; and a testing circuit having an input and an access to a reference in the testing circuit, wherein the input of the testing circuit is in electrical communication with the first supply node.
- 56. The integrated circuit of claim 54, wherein the first supply node is connected to a precharge voltage, and wherein the second supply node is connected to a potential lower than the first supply node.
- 57. The integrated circuit of claim 56, wherein the second supply node is connected to ground.
- 58. The integrated circuit of claim 54, wherein the first supply node is connected to a precharge voltage, and wherein the second supply node is connected to a potential higher than the first supply node.
- 59. The integrated circuit of claim 54, wherein the testing circuit comprises a comparator.
- 60. The integrated circuit of claim 54, wherein the array of memory cells are part of a DRAM
- 61. The computer system of claim 55, wherein the first supply node is connected to a precharge voltage, and wherein the second supply node is connected to a potential lower than the first supply node.
- 62. The computer system of claim 61, wherein the second supply node is connected to ground.
- 63. The computer system of claim 55, wherein the first supply node is connected to a precharge voltage, and wherein the second supply node is connected to a potential higher than the first supply node.
- 64. The computer system of claim 55, wherein the testing circuit comprises a comparator.
- 65. The computer system of claim 55, wherein the memory comprises a DRAM.
- 66. A computer system having a memory, comprising:
an electric circuit electrically connected to the memory, the electric circuit comprising:
a bank of selectable control resistors electrically interposed between a first supply node and a second supply node; and a testing circuit having an input and an access to a reference in the testing circuit, wherein the input of the testing circuit is in electrical communication with the first supply node.
- 67. The computer system of claim 66, wherein the bank of control resistors comprises a plurality of elements connected in parallel and electrically interposed between a first node and the second supply node.
- 68. The computer system of claim 67, wherein the first node is connected to a pre-charge voltage, and wherein the second supply node is connected to a potential lower than the first supply node and the first node.
- 69. The computer system of claim 67, wherein the elements comprise a first switching device connected in series with a control resistor.
- 70. The computer system of claim 69, and further comprising:
a second switching device electrically interposed between the first supply node and the first node.
- 71. The computer system of claim 70, wherein the second switching device is a transistor.
- 72. The computer system of claim 70, wherein the first switching device is a transistor.
- 73. A computer system having a memory, comprising:
an electric circuit electrically connected to the memory, the electric circuit comprising:
a bank of control resistors electrically interposed between a first supply node and a second supply node; a testing circuit having an input and an access to a reference in the testing circuit, wherein the input of the testing circuit is in electrical communication with the first supply node; and wherein the bank of control resistors comprises a plurality of elements connected in parallel and electrically interposed between a first node and the second supply node, wherein the second supply node is connected to a potential higher than the first supply node and the first node, and wherein the elements comprise a first switching device connected in series with a control resistor.
- 74. The computer system of claim 73, and further comprising:
a second switching device electrically interposed between the first supply node and the first node.
- 75. A computer system having a first electrical circuit and a second electrical circuit connected to the first electrical circuit, the second electrical circuit comprising:
at least one bank of at least one fuse electrically interposed between a first supply node and a second supply node; and a testing circuit having an input and an access to a reference in the testing circuit, wherein the input of the testing circuit is in electrical communication with the first supply node.
- 76. The computer system of claim 75, wherein the testing circuit comprises a comparator.
- 77. The computer system of claim 75, wherein the at least one bank of at least one fuse comprises a plurality of elements connected in parallel and electrically interposed between a first node and the second supply node, wherein the second supply node is connected to a potential lower than the first supply node, and wherein the elements comprise a first switching device connected in series with a fuse.
- 78. The computer system of claim 77, and further comprising:
a second switching device electrically interposed between the first supply node and the first node.
- 79. The computer system of claim 77, wherein the first switching device is a transistor.
- 80. The computer system of claim 78, wherein the second switching device is a transistor.
- 81. The computer system of claim 75, wherein the at least one bank of at least one fuse comprises a plurality of elements connected in parallel and electrically interposed between a first node and the second supply node, wherein the second supply node is connected to a potential higher than the first supply node, and wherein the elements comprise a first switching device connected in series with a fuse.
- 82. The computer system of claim 81, and further comprising:
a second switching device electrically interposed between the first supply node and the first node.
- 83. The computer system of claim 81, wherein the first switching device is a transistor.
- 84. The computer system of claim 82, wherein the second switching device is a transistor.
- 85. The computer system of claim 75, wherein the first electrical circuit is a memory.
- 86. A computer system having a first electrical circuit and a second electrical circuit connected to the first electrical circuit, the second electrical circuit comprising:
a bank of control resistors electrically interposed between a first supply node and a second supply node; a testing circuit comprising a comparator having an input and an access to a reference in the testing circuit, wherein the input of the testing circuit is in electrical communication with the first supply node; wherein the bank of control resistors comprises a plurality of elements connected in parallel and electrically interposed between a first node and the second supply node, and wherein the elements comprise a first switching device connected in series with a fuse; and a second switching device electrically interposed between the first supply node and the first node.
- 87. The computer system of claim 86, wherein the first electrical circuit is a memory.
- 88. The computer system of claim 86, wherein the second supply node is connected to a potential lower than the first supply node.
- 89. The computer system of claim 86, wherein the second supply node is connected to a potential higher than the first supply node.
- 90. A computer system having a first electrical circuit and a second electrical circuit connected to the first electrical circuit, the second electrical circuit comprising:
a bank of control resistors electrically interposed between a first supply node and a second supply node; a testing circuit comprising a comparator having first and second inputs, wherein the first input of the testing circuit is in electrical communication with the first supply node; a variable reference voltage source electrically connected to the second input of the comparator; wherein the bank of control resistors comprises a plurality of elements connected in parallel and electrically interposed between a first node and the second supply node, and wherein the elements comprise a first switching device connected in series with a fuse; and a second switching device electrically interposed between the first supply node and the first node.
- 91. The computer system of claim 90, wherein the first electrical circuit is a memory.
RELATED APPLICATIONS
[0001] This application is a Divisional of U.S. Ser. No. 09/146,688 filed Sept. 3, 1998, which is incorporated herein by reference..
Divisions (1)
|
Number |
Date |
Country |
Parent |
09146688 |
Sep 1998 |
US |
Child |
10179543 |
Jun 2002 |
US |