Apparatus and methods for triggering row hammer address sampling

Information

  • Patent Grant
  • 11081160
  • Patent Number
    11,081,160
  • Date Filed
    Wednesday, February 5, 2020
    4 years ago
  • Date Issued
    Tuesday, August 3, 2021
    2 years ago
Abstract
Apparatuses and methods for triggering row hammer address sampling are described. An example apparatus includes an oscillator circuit configured to provide a clock signal, and a filter circuit. The filter circuit includes a control circuit configured to receive pulses of the clock signal and provide an output signal that represents a count number by counting a number of pulses of the clock signal and control a probability of enabling the output signal based on the count number. The filter circuit further includes a logic gate configured to pass one of the pulses of the clock signal responsive to the output signal from the control circuit being enabled and filter another of the pulses responsive to the output signal from the control circuit being not enabled.
Description
BACKGROUND

High data reliability, high speed of memory access, and reduced chip size are features that are demanded from semiconductor memory.


A dynamic random access memory (DRAM), which is a typical semiconductor memory device, stores information by charges accumulated in cell capacitors, and, therefore, the information is lost unless refresh operations are periodically carried out. Therefore, refresh commands indicating refresh operations are periodically issued from a control device, which controls a DRAM. The refresh commands are issued from the control device at a frequency that all the word lines are certainly refreshed one time in the period of 1 refresh cycle (for example, 64 msec). In addition, the refresh command is periodically stolen as Row-Hammer refresh (RHR) which maintains data retention of a row-address of a victim caused by Row-Hammer attack.


However, a conventional static Row-Hammer refresh rate control may not prevent bit errors due to Row Hammer effects that may occur at various timings from various causes and dynamic Row Hammer refresh rate control may be desired.





BRIEF DESCRIPTION OF THE DRAWINGS


FIG. 1 is a block diagram of a semiconductor device including a sampling circuit and a time-based sampling circuit in accordance with an embodiment of the present disclosure.



FIG. 2 is a schematic diagram of a hybrid sampling circuit in accordance with an embodiment of the present disclosure.



FIG. 3 is a schematic diagram of a hybrid sampling circuit in accordance with an embodiment of the present disclosure.



FIG. 4 is a schematic diagram of a hybrid sampling circuit in accordance with an embodiment of the present disclosure.



FIG. 5 is a circuit diagram of a sampling timing generator circuit in accordance with an embodiment of the present disclosure.



FIG. 6 is a circuit diagram of a sampling timing generator circuit in accordance with an embodiment of the present disclosure.



FIG. 7 depicts a timing diagram of an example RHR interval according to an embodiment of the disclosure.



FIG. 8 is a schematic diagram of a hybrid sampling circuit in accordance with an embodiment of the present disclosure.



FIGS. 9A-9C are circuit diagrams of logic circuits for generating random clock signals in accordance with an embodiment of the present disclosure.



FIG. 9D depicts a timing diagram of a circuit diagram of FIG. 9C according to an embodiment of the disclosure.



FIG. 10 is a schematic diagram of a hybrid sampling circuit in accordance with an embodiment of the present disclosure.





DETAILED DESCRIPTION OF PREFERRED EMBODIMENTS

Various embodiments of the present disclosure will be explained below in detail with reference to the accompanying drawings. The following detailed description refers to the accompanying drawings that show, by way of illustration, specific aspects and embodiments in which the present invention may be practiced. These embodiments are described in sufficient detail to enable those skilled in the art to practice the present invention. Other embodiments may be utilized, and structure, logical and electrical changes may be made without departing from the scope of the present invention. The various embodiments disclosed herein are not necessary mutually exclusive, as some disclosed embodiments can be combined with one or more other disclosed embodiments to form new embodiments.



FIG. 1 is a block diagram of a semiconductor device 100 including a time-based sampling circuit 110 in accordance with an embodiment of the present disclosure. The semiconductor device 100 may be an LPDDR4 SDRAM integrated into a single semiconductor chip, for example. The semiconductor device 100 may include a plurality of memory banks 150, a peripheral circuit 180. A time-based sampling circuit 110 may include a time-based common sampling circuit 110a shared by the plurality of memory banks 150 banks and a bank sampling circuit 110b including a sampling circuit 160 per bank provided in each bank of the plurality of memory banks 150. For example, the peripheral circuit 180 may be a DRAM interface that may receive and transmit clock signals, command signals, address signals and data signals, etc.


The time-based common sampling circuit 110a may include a sampling timing generator circuit 120 and an RHR state-control circuit 130. For example, the sampling timing generator circuit 120 may be provided for the plurality of memory banks 150 or for each memory bank of the plurality of memory banks 150 (e.g., Bank0, Bank7). For example, the RHR state-control circuit 130 may receive an RXCNT signal from the peripheral circuit 180. For example, the RXCNT signal may be provided at an end of each refresh operation. The RHR state-control circuit 130 may count responsive to the RXCNT signal in an active state, and may provide an instruction signal StealSlot for executing row hammer refresh (RHR) instead of normal refresh. The sampling timing generator circuit 120 may receive the instruction signal StealSlot from the RHR state-control circuit 130 and may further receive a frequency-divided RHR oscillation signal (RHROsc) from an oscillator block 140 for self-refresh. The sampling timing generator circuit 120 may provide a trigger signal for sampling (ArmSample) to a sampling circuit 160 of each memory bank of the plurality of memory banks 150 (e.g., Bank0, . . . Bank 7) at a random timing. The ArmSample signal may be randomized by randomization of a frequency of the activation of the ArmSample signal and a difference between an interval of RHR execution (e.g., each time auto-refresh command is provided) and an interval (e.g., a cycle) of the frequency-divided RHR oscillation signal (RHROsc). For example, the time-based common sampling circuit 110a may further include an interval measurement circuit 170. The interval measurement circuit 170 may dynamically measure the interval of RHR execution (e.g., each time auto-refresh command is provided) based on the interval of the frequency-divided RHR oscillation signal (RHROsc) received, and may further generate and provide a steal rate timing signal in four bits (“Y<3:0>”) indicative of a timing of StealSlot in order to adjust or optimize a steal rate at which the RHR is executed after normal refreshes In some examples, the probability of provision of the ArmSample signal by the sampling timing generator circuit 120 may vary based on a length of the RHR interval. In some examples, the probability of provision of the ArmSample signal may be based on a respective iteration of the RhrOsc signal.


Responsive to the ArmSample signal, the sampling circuit 160 may provide a sampling signal (Sample1). A latch 190 (e.g., a latch, a flip-flop, etc.) of each memory bank of the plurality of memory banks 150 (e.g., Bank0, Bank7) may capture (e.g., latch) a column (X) address responsive to the sampling signal (Sample1), an adjacent address of the column address may be calculated and provided as an RHR refresh address. For example, the sampling circuit 160 may provide the sampling signal (Sample1) a plurality of times in the interval of RHR execution and the captured address may be overwritten each time, and an adjacent address of the address most recently captured becomes a valid address that is to be finally applied to the RHR refresh address and provided as an address to a peripheral circuit 180 that handles clock signals, command signals, address signals and data signals.


It is possible to provide sampling signals from time-based sampling and command (act) based sampling based on the match signal or the trigger signal for sampling (ArmSample). FIG. 2 is a schematic diagram of a hybrid sampling circuit 200 in accordance with an embodiment of the present disclosure. For example, the hybrid sampling circuit 200 may include a time-based sampling circuit 210, a command-based sampling circuit 220, (e.g., an act-based sampling circuit based on Act command), and a mixing circuit 230. For example, the time-based sampling circuit 210 may be implemented in the bank sampling circuit 110b in FIG. 1 that receives either ActPulse or PrePulse signal responsive to either Act command or Precharge command and the trigger signal for sampling (ArmSample), and provides a sampling signal (Sample1). The act-based sampling circuit 220 may be a sampling circuit that receives a command-based pulse signal such as the ActPulse signal or the PrePulse signal and a row address (XA) for the command and provides a sampling signal (Sample2). The mixing circuit 230 may include a multiplexer 240 and a latch circuit (e.g., a flip-flop) 250. The match signal may be in the active state once at a randomized timing within the interval for executing row hammer refresh. The latch circuit 250 may receive the match signal at a clock input and may provide an inversion of the match signal to the multiplexer 240 as a switch signal SW as well as a data input node of the latch circuit 250 to reset the latch circuit 250. Thus, the multiplexer 240 may provide either the sampling signal (Sample1) from the time-based sampling circuit 210 or the sampling signal (Sample2) from the act-based sampling circuit 220 responsive to the switch signal SW.



FIG. 3 is a schematic diagram of a hybrid sampling circuit 300 in accordance with an embodiment of the present disclosure. Description of components corresponding to components included in FIG. 2 will not be repeated and changes from FIG. 2 including a probability adjustment circuit 360 will be described. For example, a time-based sampling circuit 310 and an act-based sampling circuit 320 may receive the PrePulse signal, together with the trigger signal for sampling (ArmSample) and the row address signal XA, respectively. The hybrid sampling circuit 300 may include the probability adjustment circuit 360 that may receive the sampling signal (Sample1) signal from the time-based sampling circuit 310 and the ActPulse signal and may further provide an adjusted sampling signal (Sample1D). The mixer circuit 93 may receive the adjusted sampling signal (Sample1D) from the probability adjustment circuit 360 instead of the sampling signal (Sample1). The probability adjustment circuit 360 may include a pseudo random number generator 370, an AND circuit 380 and a NAND circuit 390. The pseudo random number generator 370 may provide a plurality of bits representing a random number as output random signals that may not always match responsive to the ActPulse signal as a clock input. The AND circuit 380 may receive the output random signals as input signals and provide a result of an AND operation of the output random signals. The NAND circuit 390 may receive the result and the sampling signal (Sample1) and may provide a result of a NAND operation of the result and the sampling signal (Sample1). Thus, the adjusted sampling signal (Sample1D) may have an adjusted probability likely lower than a probability in the sampling signal (Sample1). Thus, higher priority may be given to a sampling based on the act-based sampling circuit 320 than to a sampling based on the time-based sampling circuit 310.



FIG. 4 is a schematic diagram of a hybrid sampling circuit 400 in accordance with an embodiment of the present disclosure. Description of components corresponding to components included in FIGS. 2 and 3 will not be repeated and changes from FIGS. 2 and 3 including a plurality of probability adjustment circuits 460 and 480 will be described. For example, a time-based sampling circuit 410 and an act-based sampling circuit 420 may receive the PrePulse signal, together with the trigger signal for sampling (ArmSample) and the row address signal XA, and may further provide sampling signals (Sample1) and (Sample2), respectively. The hybrid sampling circuit 400 may include an act-based probability adjustment circuit 460 that may receive the sampling signal (Sample1) from the time-based sampling circuit 410 and the ActPulse signal and may further provide an act-adjusted time-based sampling signal (Sample1D). For example, the act-based probability adjustment circuit 460 may include a logic circuit 461 and a filter circuit 462. For example, the logic circuit 461 may receive a get signal from a latch circuit 470 and a randomized signal responsive to the ActPulse signal and may further provide an enable signal en1. As described later, the get signal is responsive to a state of the sampling signal (Sample2) and the RHR instruction signal RHR. The filter circuit 462 may be an AND circuit that may receive the enable signal en1 and the sampling signal (Sample1) and may further provide the act-adjusted time-based sampling signal (Sample1D).


The hybrid sampling circuit 400 may also include a time-based probability adjustment circuit 480. For example, the time-based probability adjustment circuit 480 may include a flip-flop (FF) 481 and a filter circuit 482. The flip-flop (FF) 481 may receive the match signal or the ArmSample signal and may further provide an enable signal en2, responsive, at least in part, to the get signal from the latch circuit 470 and the match signal or the ArmSample signal. The filter circuit 482 may be an AND circuit that may receive the enable signal en2 and the sampling signal (Sample2) from the act-based sampling circuit 420 and may further provide a time-adjusted act-based sampling signal (Sample2D) that is the sampling signal (Sample2) when the enable signal en2 is in an active state.


For example, the latch circuit 470 may be a flip-flop that may receive the sampling signal (Sample2) from the act-based sampling circuit 420 at a clock input, the RHR instruction signal RHR at a reset input and a positive power potential (Vdd, a logic high level) at a data input, and may provide a latched sampling signal (Sample2) as the get signal, which may be reset by the RHR instruction signal RHR, to the act-based probability adjustment circuit 460 and the time-based probability adjustment circuit 480. Responsive to the get signal, the filter circuit 462 in the act-based probability adjustment circuit 460 may provide the sampling signal (Sample1) as the act-adjusted time-based sampling signal (Sample1D) until the latched sampling signal (Sample2) reflected as the get signal becomes active and the filter circuit 462 may stop providing the sampling signal (Sample1) once the get signal becomes active. Thus, sampling within an interval of RHR execution may be suppressed.


A mixer circuit 430 may receive the act-adjusted time-based sampling signal (Sample1D) and the time-adjusted act-based sampling signal (Sample2D), and may further provide the sampling signal (Sample) vial the OR gate 440.



FIG. 5 is a circuit diagram of a sampling timing generator circuit 500 in accordance with an embodiment of the present disclosure. The sampling timing generator circuit 500 may be implemented in the sampling timing generator circuit 120 of FIG. 1. The sampling timing generator circuit 500 is configured to provide the ArmSample signal, such as the ArmSample signals of FIGS. 1-4, to trigger a time-based row address sample. The sampling timing generator circuit 500 may include a filter circuit 510 and an RHR pulse circuit 530. The filter circuit 510 may receive an random clock signal NCLK signal and an ARM1 signal. The ARM1 signal may be a one-shot pulse based on a clock edge of the RHROsc signal (e.g., the RHROsc signal of FIG. 1). The RHR pulse circuit 530 may provide an ARM0 pulse signal with a pulse width corresponding to a delay circuit in the RHR pulse circuit 530 at an end (e.g., a falling edge) of an active period of the RHR instruction signal RHR (e.g., the RHR signal of FIG. 4).


The filter circuit 510 may include a linear-feedback shift register (LFSR) 511, a P-counter 512, a mod circuit 513, an XOR gate 514, and an AND gate 515 (e.g., logic gate). The LFSR 511, the P-counter 512, the mod circuit 513, and the XOR gate 514 may form a control circuit, in some examples. The LFSR 511 may be a pseudo random number generator that provides a pseudo-random number, which is adjusted in response to the NCLK signal.


The NCLK signal may be set based on an ActPulse signal and/or a Rfsh signal, in some examples. FIGS. 9A-9C are circuit diagrams 900, 910, and 920, respectively of logic circuits for generating random clock signals in accordance with an embodiment of the present disclosure. The example circuit diagrams 900, 910, and 920 of FIGS. 9A-9C, respectively, may be used to provide the NCLK signal. For example, the circuit diagram 900 of FIG. 9A includes an OR gate that is configured to provide the NCLK signal based reception of either of the ActPulse or Rfsh signals. The circuit diagram 910 of FIG. 9B includes a NOR gate 911 coupled in series with a NAND gate 912 to provide the NCLK signal. The NOR gate 911 is configured to receive the ActPulse, Rfsh, and SrefOsc signals and configured to provide an output signal to the NAND gate 912 based on the ActPulse, Rfsh, and SrefOsc signals using NOR logic. The SrefOsc signal may be an oscillating signal provided at an output of an oscillator (e.g., oscillator block 140 of FIG. 1). The NAND gate 912 is configured to receive the output of the NOR gate 911 and the pwrupF signal and is configured to provide the NCLK signal based on the output of the NOR gate 911 and the pwrupF signal using NAND logic. The circuit diagram 910 may provide improved randomness as compared with the circuit diagram 900 of FIG. 9A. The circuit diagram 920 of FIG. 9C is configured to provide the NCLK signal based on the Rfsh and RhrOsc or differential RhrOsc signal Diff-RhrOsc signal.


The circuit diagram 920 includes a delay circuit 921, a delay circuit 922, a NOR gate 923, a latch circuit 924, a flip-flop 925, an inverter 926, a flip-flop 927, an inverter 928, and an inverter 929. The latch circuit 924 may be a flip-flop circuit or a set-reset latch, may be set by the inverted Rfsh signal. The latch circuit 924 may be reset based on the pwrupF and the RhrOsc, the Diff-RhrOsc signal, or the NCLK signal fed back from the inverter 929. The circuit diagram 920 may include an OR gate 931 configured to receive the RhrOsc or Diff-RhrOsc signal at a first input and the NCLK signal fed back from the inverter 929 at a second input and may provide an ON signal to the latch circuit 924 using OR logic. The latch circuit 924 may provide an active low stop signal STOPF to the NOR gate 923 and to reset inputs of the flip-flops 225 and 227. The NOR gate 923 may additionally receive a first clock signal CLK1 provided at an output of the the delay circuit 921 (e.g., delayed via the delay 922 and the delay circuit 921) and may provide an output based on the output of the latch circuit 924 and the CLK1 signal using NOR logic. The flip-flop 925 may provide a second clock signal CLK2 to the flip-flop 927 in response to the CLK1 signal. The CLK2 signal may be inverted via an inverter 926 and fed back to an input of the flip-flop 925. The flip-flop 927 an output to the inverter 929 in response to the CLK2 signal. The output of the flip-flop 927 may be inverted via an inverter 928 and fed back to an input of the flip-flop 927. The inverter 929 may invert the output of the flip-flop 927 to provide the NCLK signal. FIG. 9D depicts a timing diagram of the circuit diagram 920 of FIG. 9C according to an embodiment of the disclosure. At time T0, the RhrOsc or Diff-RhrOsc signal may be set, and in response, the ON signal from the OR gate 931 may be set. At time T1, a pulse on the Rfsh signal may be received, and in response, the latch circuit 924 may set the STOPF signal to reset the flip-flops 925 and 927 and initiate toggline of the CLK1 signal. In response to the CLK1 signal, the CLK2 signal may start toggline via the flip-flop 925. In response to the CLK2 signal, the NCLK signal may start toggline via the flip-flop 927 and the inverter 929. The CLK1 signal may operate at a higher frequency than the CLK2 signal and the CLK2 signal may operate at a higher frequency than the NCLK signal. At time T2, the RhrOsc or Diff-RhrOsc signal may be cleared, and at time T3, the NCLK signal may be cleared. In response to the the RhrOsc or Diff-RhrOsc signal and the NCLK signal being cleared, the ON signal may be cleared via the OR gate 931. In response to the ON signal being cleared, the STOPF signal provided from the latch circuit 924 may be cleared, which may cause the CLK1 and CLK1 signals to stop toggling.


The LFSR 511 may latch current pseudo-random number at an output in response to the ARM1 signal. The P-counter 512 may be a counter that is incremented in response to the ARM1 signal, and reset to zero in response to the RHR signal. The mod circuit 513 may act as a dividing calculator that divides the LFSR 511 value by the value of the P-counter 512 and provides a remainder at an output. The XOR gate 513 uses XOR to compare the output of the mod circuit 513 with a “0” (zero) value, and provides a result to an inverted input of the AND gate 515. The AND gate may also receive the ARM1 signal, and use AND logic to provide an ARM1d signal based on the ARM1 signal and the inverted output of the XOR gate 514.


The sampling timing generator circuit 500 may include a logic circuit 540 that may receive the ARM1d signal from the filter circuit 510 and the ARM0 pulse signal from the RHR pulse circuit 530. If either one of these output signals is active, then the logic circuit 540 may provide an active low signal (e.g., at a logic low level for being active) to a latch circuit 550. For example, the latch circuit 550 may be a flip-flop circuit or a set-reset latch, may be set by either the output signal of the active low signal from the logic circuit 540 or an inversion of a power-up signal (pwrupF) for an entire device. Thus, the latch circuit 550 may provide a trigger signal for sampling (ArmSample) to a sampling circuit (e.g., the sampling circuit 160 in FIG. 1). The trigger signal for sampling (ArmSample) with an inversion and a delay may also be provided to flip-flop of the latch circuit 550 to reset the latch circuit 550.


In operation, rather than using a counter circuit to measure an RHR interval, the sampling timing generator circuit 500 uses a dividing calculation with a leftover value. That is, the LFSR 511 adjust an pseudo-random number in response to the NCLK signal, which is generated randomly, and may latch a current pseudo-random number at an output in response to the ARM1 signal. The P-counter 512 is incremented in response to the ARM1 signal. The mod circuit 513 divides the values of the LFSR 511 by the value of the mod circuit 512 and provides a remainder bit at an output. For example, in response to a first Arm1 signal pulse, the P-counter 512 is incremented to a “1” (e.g., initial value). The mod circuit 513 divides the output of the LFSR 511 by the “1” value. Because a remainder when dividing by “1” is always “0”, the mod circuit 513 provides a remainder (e.g., leftover) output value of “0” regardless of a value of LFSR 511. The “0” output of the mod circuit 513 is compared at the XOR gate 514, and the output is set to “0” (e.g., XOR of “0” and “0” is equal to “0”). The “0” from the XOR gate 514 is provided at an inverted input of the AND gate 515. When the ARM1 signal is set, the AND gate 515 provides sets the ARM1d signal high based on the ARM1 signal and the inverted output of the XOR gate 514 both being high. In a next iteration, in response to a second Arm1 signal pulse, the P-counter 512 becomes “2”. The mod circuit 513 divides the output of the LFSR 511 by the “2” value. When the LFSR 511 provides an even number, the mod circuit 513 provides an output of “0” (e.g., even number divided by 2 leaves no remainder). When the LFSR 511 provides an odd number, the mod circuit 513 provides an output of “1” (e.g., odd number divided by 2 leaves a remainder). The “0” or “1” output of the mod circuit 513 is compared at the XOR gate 514, and the output becomes “0” when the LFSR 511 value is even and “1” when the LFSR 511 value is odd. When a “0” is provided from the XOR gate 514, the second Arm2 signal pulse is provided to the logic circuit 540. Conversely, when a “1” is provided from the XOR gate 514, the second Arm2 signal pulse is filtered (e.g., not provided to the logic circuit 540. Therefore the probability of providing the first ARM1 pulse is 1/1, the probability of providing the second ARM1 signal pulse is 1/2, the probability of providing the third ARM1 signal pulse is 1/3, etc.


If either one of the ARM1d signal from the filter circuit 510 or the ARM0 pulse signal, the logic circuit 540 may provide an active low signal (e.g., at a logic low level for being active) to a latch circuit 550. The latch circuit 550 may be set by either the output signal of the active low signal from the logic circuit 540 or an inversion of the pwrupF signal. Thus, the latch circuit 550 may provide a trigger signal for sampling (ArmSample) to a sampling circuit. The trigger signal for sampling (ArmSample) with an inversion and a delay may also be provided to flip-flop of the latch circuit 550 to reset the latch circuit 550.


Because the probability of triggering the ArmSample signal is based on an order of issue of the ArmSample signal, the probability of capturing a valid sample (e.g., via the Sample1 signals of FIGS. 1-4) may remain constant even if some ArmSample signals were skipped. Conventional systems may skew this probability higher in this case, because the probability that the ArmSample signal is set is skewed higher when samples are skipped.



FIG. 6 is a circuit diagram of a sampling timing generator circuit 600 in accordance with an embodiment of the present disclosure. The sampling timing generator circuit 600 may be implemented in the sampling timing generator circuit 120 of FIG. 1. The sampling timing generator circuit 600 is configured to provide the ArmSample signal, such as the ArmSample signals of FIGS. 1-4, to trigger a time-based sample. The sampling timing generator circuit 600 may include a filter circuit 610 and an RHR pulse circuit 630. The filter circuit 610 may receive an NCLK signal and an ARM1 signal. The ARM1 signal may be a one-shot pulse based on a clock edge of the RHROsc signal (e.g., the RHROsc signal of FIG. 1). The RHR pulse circuit 630 may provide an ARM0 pulse signal with a pulse width corresponding to a delay circuit in the RHR pulse circuit 630 at an end (e.g., a falling edge) of an active period of the RHR instruction signal RHR (e.g., the RHR signal of FIG. 4).


The filter circuit 610 may include an N-counter 611, a P-counter 612, an XOR gate 616, an XOR gate 617, and an AND gate 615. The N-counter 611, the P-counter 612, the XOR gate 616, and the XOR gate 617 may form a control circuit, in some examples. The N-counter 611 may be a free-running counter that is incremented in response to the NCLK signal. The NCLK signal may be set based on an ActPulse signal and/or a Rfsh signal, in some examples. FIGS. 9A-9C are circuit diagrams 900, 910, and 920, respectively of logic circuits for generating random clock signals in accordance with an embodiment of the present disclosure. The example circuit diagrams 900, 910, and 920 of FIGS. 9A-9C, respectively, may be used to provide the NCLK signal. That is, the N-counter 611 is configured to count 1, 2, 3, 4, . . . based on the NCLK signal. The N-counter 611 may latch a new count value at an output in response to the ARM1 signal. The P-counter 612 may be a counter that is incremented in response to the ARM1 signal, and reset to zero in response to the RHR signal. The value of the P-counter 612 is configured to control a reset of the N-counter 611 via the XOR gate 616. The XOR gate 616 receives the output of the N-counter 611 and the output of the P-counter 612, and performs an XOR comparison. The output of the XOR gate 616 may be provided to the N-counter 611 to reset the N-counter 611 in response to the N-counter 611 value matching the P-counter 612 value. The XOR gate 617 uses XOR to compare the output of the N-counter 611 with a “0” (zero) value, and provides a result to an inverted input of the AND gate 615. The AND gate may also receive the ARM1 signal, and use AND logic to provide an ARM1d signal based on the ARM1 signal and the inverted output of the XOR gate 617.


The sampling timing generator circuit 600 may include a logic circuit 640 that may receive the ARM1d signal from the filter circuit 610 and the ARM0 pulse signal from the RHR pulse circuit 630. If either one of these output signals is active, then the logic circuit 650 may provide an active low signal (e.g., at a logic low level for being active) to a latch circuit 660. For example, the latch circuit 650 may be a flip-flop circuit or a set-reset latch, may be set by either the output signal of the active low signal from the logic circuit 640 or an inversion of a power-up signal (pwrupF) for an entire device. Thus, the latch circuit 650 may provide a trigger signal for sampling (ArmSample) to a sampling circuit (e.g., the sampling circuit 160 in FIG. 1). The trigger signal for sampling (ArmSample) with an inversion and a delay may also be provided to flip-flop of the latch circuit 650 to reset the latch circuit 650.


In operation, rather than using a counter circuit to measure an RHR interval, the sampling timing generator circuit 600 uses a primary free running counter (e.g., the N-counter 611) and a secondary counter (e.g., the P-counter 612) to control reset of the N-counter (e.g., and probability of triggering a sample). That is, the N-counter 611 may be incremented in response to the NLCK signal, which is randomly generated, and may latch a new count value at an output in response to the ARM1 signal. Whenever the count value is reset to “0”, the ArmSample is triggered (e.g., via the XOR gate 617, the AND gate 615, the logic circuit 640, and the latch circuit 650). The value of the P-counter 612 controls when the N-counter 611 is reset (e.g., via the XOR gate 616). For example, if P-counter 612 has a value of “5”, the N-counter 611 is reset it outputs a value of “5” (e.g., or 1 out of every 5 counts). Thus, the probability of the N-counter 611 of providing a “0” is 1/5. When P-counter 612 has a value of 4, the probability of the N-counter 611 of providing a “0” is 1/4. The P-counter 612 value is incremented in response to the ARM1 signal, so the probability becomes lower with every increment during an RHR interval (e.g., prior to being reset to “0” via the RHR signal). A “0” output of the N-counter 611 is compared at the XOR gate 617, and the output is set to “0” (e.g., XOR of “0” and “0” is equal to “0”). The “0” from the XOR gate 617 is provided at an inverted input of the AND gate 615. When the ARM1 signal is set, the AND gate 615 provides sets the ARM1d signal high based on the ARM1 signal and the inverted output of the XOR gate 617 both being high.


If either one of the ARM1d signal from the filter circuit 610 or the ARM0 pulse signal, the logic circuit 640 may provide an active low signal (e.g., at a logic low level for being active) to a latch circuit 650. The latch circuit 650 may be set by either the output signal of the active low signal from the logic circuit 640 or an inversion of the pwrupF signal. Thus, the latch circuit 650 may provide a trigger signal for sampling (ArmSample) to a sampling circuit. The trigger signal for sampling (ArmSample) with an inversion and a delay may also be provided to flip-flop of the latch circuit 650 to reset the latch circuit 650.


Because the probability of triggering the ArmSample signal is based on an order of issue of the ArmSample signal, the probability of capturing a valid sample (e.g., via the Sample1 signals of FIGS. 1-4) may remain constant even if some ArmSample signals were skipped. Conventional systems may skew this probability higher in this case, because the probability that the ArmSample signal is set may be skewed higher when samples are skipped.



FIG. 7 depicts a timing diagram 700 of an example RHR interval according to an embodiment of the disclosure. The timing diagram 700 may be associated with operation of the sampling timing generator circuit 500 of FIG. 5 and/or the sampling timing generator circuit 600 of FIG. 6, in combination with the time-based sampling circuit 210 of FIG. 2, the time-based sampling circuit 310 of FIG. 3, and/or the time-based sampling circuit 410 of FIG. 4. The RHR interval 711 may be of dynamic length. For example, the RHR interval 711 may have a shortened interval 712 or a prolonged interval 713. Because of dynamic length of the RHR interval 711, the probability of triggering a time-based sample using a single counter may be limited to a length of the counter. Conversely, the sampling timing generator circuit 500 of FIG. 5 that uses the dividing calculation (e.g., the mod circuit 513) to determine sampling probability or the sampling timing generator circuit 600 of FIG. 6 that uses the secondary counter (e.g., the P-counter 612) to determine sampling probability may mitigate the dynamic length of the RHR interval 711. For example, as shown in the timing diagram 700, the probability that the ArmSample signal is set 714 is dynamically adjusted based on the RHROsc signal (e.g., the ARM1 signal pulse of FIGS. 5 and 6). For a first iteration, the ArmSample signal has a 1/1 probability. For a second iteration, the ArmSample signal has a 1/2 probability. The probability continues to change to an n-th iteration, with a 1/n probability. Conversely, the probability of capturing a valid sample 715 (e.g., the probability the Sample1 signal of FIGS. 1-4 captures a valid sample) is constant at 1/n no matter the length of the RHR interval 711. The equations 720 provide calculations for determining the probability of capturing a valid sample 715. For example, sample # n (e.g., ArmSample trigger n) has a probability of 1/n. Sample # n−1 (e.g., ArmSample trigger n−1) is 1/(n−1)*(1−1/n), which is equivalent to 1/n. This consistency applies down to a first sample #1, in which the probability of capturing a valid sample 715 is also 1/n. Because the probability of capturing a valid sample 715 is based on the probability that the ArmSample signal is set 714, which is based on an order of issue of the ArmSample signal, the probability of capturing a valid sample 715 may remain constant even if some ArmSample signals were skipped. Conventional systems may skew this probability higher in this case, because the probability that the ArmSample signal is set 714 may be skewed higher when samples are skipped.



FIG. 8 is a schematic diagram of a hybrid sampling circuit 800 in accordance with an embodiment of the present disclosure. The hybrid sampling circuit 800 may include a random number generator 810, a random sampler 820, an RHR state-control random sampler 830, a shift register 840, a random period clock generator 850 and a time-based random sampler 860. For example, the RHR state-control random sampler 830 may receive a StealRate signal and an RXCNT signal, and may provide an instruction signal StealSlot for executing row hammer refresh (RHR) instead of normal refresh. The random number generator 810 may receive the instruction signal StealSlot, a refresh signal Rfsh and the ActPulse signal, and may provide a randomized number DA<3:0> to the random sampler 820 and the random period clock generator 850. The random sampler 820 may include an exclusive OR gate circuit 821 and an AND gate circuit 822. The exclusive OR gate circuit 821 may provide a matchf signal by executing exclusive OR operation of the randomized number DA<3:0> and n-bits XA<n−1:0> of a captured address (e.g., a row address XADD) by the shift register 840. If all of the n-bits mutually match, the random sampler 820 may provide the matchf signal that may be inverted into the match signal. The AND gate circuit 822 may receive the match signal and either the ActPulse signal or the PrePulse signal, and may provide a first sampling signal S1 that is the ActPulse after randomization.


The shift register 840 may include n-stages of flip-flop circuits FF #1 to FF # n, which may latch a row address XADD, are in cascade connection. In other words, an output node of the flip-flop circuit of a former stage is connected to an input node of the flip-flop circuit of a later stage. The flip-flop circuits FF #1 to FF # n may receive the first sampling signal S1 at clock nodes thereof. When the first sampling signal S1 is in an active state, the flip-flop circuit FF #1 of a first stage may latch a current row address XADD, and the flip-flop circuits FF #1 to FF # n−1 may latch the row addresses XADD latched by preceding stages respectively and shift the row addresses XADD to the flip-flop circuits FF #2 to FF # n of following stages. The row address XADD latched by the flip-flop circuit FF # n, which is a last stage, may be discarded in response to next activation of the first sampling signal S1. Comparator circuits XOR1 to XORn may receive the latched row addresses XADD from the corresponding flip-flop circuits FF #1 to FF # n at first input nodes thereof, respectively. The comparator circuits XOR1 to XORn may also receive the current row address XADD at second input nodes thereof, respectively. When the current row address XADD matches any of the row addresses XADD latched by the flip-flop circuits FF #1 to FF # n, the corresponding comparator circuit of the any matched flip-flop circuit may provide a signal in an active state (e.g., a logic low level signal indicative of the match), and a NAND gate circuit 841 may provide a match signal in an active state (e.g., a logic high level signal indicative of the match). An AND gate circuit 842 may receive the match signal and the first sampling signal S1. When both of the match signal and the first sampling signal S1 are both in an active state (e.g., a logic high level signal indicative of the match), the AND gate circuit 842 may provide a second sampling signal S2 in an active state (e.g. a logic high level signal indicative of the match). More specifically, the second sampling signal S2 may be activated, if the row address XADD matches any of past row addresses XADD latched stored in the flip-flop circuits FF #1 to FF # n when the first sampling signal S1 is activated. In other words, the access to the word lines WL may be intermittently monitored, and, if the access to the same word line WL is captured two times or more within a predetermined period of time, the second sampling signal S2 may be activated.



FIG. 10 is a schematic diagram of a hybrid sampling circuit 1000 in accordance with an embodiment of the present disclosure. The hybrid sampling circuit 1000 may include an ArmSample generator 1010 coupled to a shift register 840. The ArmSample generator 1010 may be implemented in the sampling timing generator circuit 120 of FIG. 1. The ArmSample generator may provide the ArmSample signal, which may be randomized by randomization of a frequency of the activation of the ArmSample signal and a difference between an interval of RHR execution (e.g., each time auto-refresh command is provided) and an interval (e.g., a cycle) of the frequency-divided RHR oscillation signal (RHROsc). In some examples, the ArmSample generator 1010 may implement the sampling timing generator circuit 500 of FIG. 5 and/or the sampling timing generator circuit 600 of FIG. 6 (including generation of the NCLK signal described and depicted with reference to FIGS. 9A-9C based on any combination of the RhrOsc, ActPulse, Rfsh, StealSlot, etc., signals) to provide the randomized ArmSample signal to the shift register 840. The shift register 840 may receive the ArmSample signal as the first sampling signal S1.


The shift register 840 may include n-stages of flip-flop circuits FF #1 to FF # n, which may latch a row address XADD, are in cascade connection. In other words, an output node of the flip-flop circuit of a former stage is connected to an input node of the flip-flop circuit of a later stage. The flip-flop circuits FF #1 to FF # n may receive the first sampling signal S1 at clock nodes thereof. When the first sampling signal S1 is in an active state, the flip-flop circuit FF #1 of a first stage may latch a current row address XADD, and the flip-flop circuits FF #1 to FF # n−1 may latch the row addresses XADD latched by preceding stages respectively and shift the row addresses XADD to the flip-flop circuits FF #2 to FF # n of following stages. The row address XADD latched by the flip-flop circuit FF # n, which is a last stage, may be discarded in response to next activation of the first sampling signal S1. Comparator circuits XOR1 to XORn may receive the latched row addresses XADD from the corresponding flip-flop circuits FF #1 to FF # n at first input nodes thereof, respectively. The comparator circuits XOR1 to XORn may also receive the current row address XADD at second input nodes thereof, respectively. When the current row address XADD matches any of the row addresses XADD latched by the flip-flop circuits FF #1 to FF # n, the corresponding comparator circuit of the any matched flip-flop circuit may provide a signal in an active state (e.g., a logic low level signal indicative of the match), and a NAND gate circuit 841 may provide a match signal in an active state (e.g., a logic high level signal indicative of the match). An AND gate circuit 842 may receive the match signal and the first sampling signal S1. When both of the match signal and the first sampling signal S1 are both in an active state (e.g., a logic high level signal indicative of the match), the AND gate circuit 842 may provide a second sampling signal S2 in an active state (e.g. a logic high level signal indicative of the match). More specifically, the second sampling signal S2 may be activated, if the row address XADD matches any of past row addresses XADD latched stored in the flip-flop circuits FF #1 to FF # n when the first sampling signal S1 is activated. In other words, the access to the word lines WL may be intermittently monitored, and, if the access to the same word line WL is captured two times or more within a predetermined period of time, the second sampling signal S2 may be activated. Providing the ArmSample signal as the first sampling signal S1 to the shift register 840 may provide improvided detection of a row hammer attack associated with a row address strobe clobber mode and a bursty row access mode.


Logic levels of signals, types of transistors, types of data input circuits used in the embodiments described the above are merely examples. However, in other embodiments, combinations of the logic levels of signals, types of transistors, types of data input circuits other than those specifically described in the present disclosure may be used without departing from the scope of the present disclosure.


Although this invention has been disclosed in the context of certain preferred embodiments and examples, it will be understood by those skilled in the art that the inventions extend beyond the specifically disclosed embodiments to other alternative embodiments and/or uses of the inventions and obvious modifications and equivalents thereof. In addition, other modifications which are within the scope of this invention will be readily apparent to those of skill in the art based on this disclosure. It is also contemplated that various combination or sub-combination of the specific features and aspects of the embodiments may be made and still fall within the scope of the inventions. It should be understood that various features and aspects of the disclosed embodiments can be combined with or substituted for one another in order to form varying mode of the disclosed invention. Thus, it is intended that the scope of at least some of the present invention herein disclosed should not be limited by the particular disclosed embodiments described above.

Claims
  • 1. An apparatus comprising: a row hammer control circuit configured to provide a row hammer control signal that indicates a start of a row hammer interval;a sampling timing generator circuit configured to provide pulses on an trigger sample signal to trigger time-based samples of row addresses in response to the row hammer control signal, wherein the sampling timing generator circuit comprises a filter circuit that is configured to adjust a probability of providing the pulses on the trigger sample signal based on count of previous pulses of the trigger sample signal within the row hammer interval; anda time-based sampling circuit configured to initiate a respective sample of a row address in response to each of the pulses of the trigger sample signal, wherein a probability of capturing a valid row address is constant for each of the pulses of the trigger sample signal.
  • 2. The apparatus of claim 1, further comprising an oscillator circuit configured to provide the pulses on a clock signal, wherein the sampling timing generator circuit is configured to provide the pulses on the trigger sample signal based on the pulses of the clock signal.
  • 3. The apparatus of claim 1, wherein the filter circuit comprises a counter circuit configured to provide a count value, wherein the count value is incremented with based on a clock signal, wherein the probability that the filter circuit triggers a pulse on the trigger sample signal is based on the count value.
  • 4. The apparatus of claim 3, wherein the filter circuit further comprises a linear-feedback shift register to provide a pseudo-random number, wherein the pulse on the trigger sample signal is based on whether the count value is a divisor of the pseudo-random number.
  • 5. The apparatus of claim 4, wherein the linear-feedback shift register is configured to adjust the pseudo-random number in response to a row active command signal or a refresh signal.
  • 6. The apparatus of claim 3, wherein the filter circuit includes a free-running counter circuit configured to provide a second count value, wherein the filter circuit is configured to trigger a pulse on the trigger sample signal in response to the count value matching the second count value.
  • 7. The apparatus of claim 3, wherein the filter circuit includes a logic gate configured to reset the free-running counter in response the count value matching the second count value.
  • 8. The apparatus of claim 3, wherein the filter circuit is configured to decrease the probability of providing a pulse on the trigger sample signal as the count value increases.
  • 9. An apparatus comprising: a sampling timing generator circuit configured to provide pulses on an trigger sample signal to trigger time-based samples of row addresses in response to a pulse on a row hammer control signal provided by row hammer control circuit indicating a state of a row hammer interval, wherein the sampling timing generator circuit is configured to adjust a probability of providing the pulses on the trigger sample signal based on count of previous pulses of the trigger sample signal within the row hammer interval; anda time-based sampling circuit configured to initiate a respective sample of a row address in response to each of the pulses of the trigger sample signal, wherein a probability of capturing a valid row address is constant for each of the pulses of the trigger sample signal.
  • 10. The apparatus of claim 9, wherein the sampling timing generator circuit is configured to provide a count value that is incremented with based on a clock signal, wherein the probability that the sampling timing generator circuit triggers a pulse on the trigger sample signal is based on the count value.
  • 11. The apparatus of claim 9, wherein the sampling timing generator circuit is configured to provide the pulse on the trigger sample signal based on whether the count value is a divisor of a generated pseudo-random number.
  • 12. The apparatus of claim 3, wherein the sampling timing generator circuit is further configured to provide a second count value and to trigger a pulse on the trigger sample signal in response to the count value matching the second count value.
  • 13. A method comprising: receiving, at a sampling timing generator circuit from a row hammer control circuit, a row hammer control signal that indicates a start of a row hammer interval;providing pulses on a trigger sample signal to trigger time-based samples of row addresses in response to the row hammer control signal;adjusting, via a filter circuit of the sampling timing generator circuit, a probability of providing the pulses on the trigger sample signal based on count of previous pulses of the trigger sample signal within the row hammer interval; andinitiating, via a time-based sampling circuit, a respective sample of a row address in response to each of the pulses of the trigger sample signal, wherein a probability of capturing a valid row address is constant for each of the pulses of the trigger sample signal.
  • 14. The method of claim 13, further comprising providing the pulses on the trigger sample signal based on provision of pulses of a clock signal by an oscillator circuit.
  • 15. The method of claim 13, further comprising providing, via the filter circuit, a count value that is incremented with based on a clock signal, wherein the probability that the filter circuit triggers a pulse on the trigger sample signal is based on the count value.
  • 16. The method of claim 15, further comprising: generating a pseudo-random number; andproviding the pulse on the trigger sample signal based on the count value being a divisor of the pseudo-random number.
  • 17. The method of claim 16, further comprising adjusting the pseudo-random number in response to a row active command signal or a refresh signal.
  • 18. The method of claim 15, further comprising: providing, via the filter circuit, a second count value; andtriggering the pulse on the trigger sample signal in response to the count value matching the second count value.
  • 19. The method of claim 18, further comprising resetting the second count value in response the count value matching the second count value.
  • 20. The method of claim 15, further comprising decreasing the probability of providing a pulse on the trigger sample signal in response to an increase in the count value.
CROSS-REFERENCE TO RELATED APPLICATION(S)

This application is a divisional of U.S. patent application Ser. No. 16/025,844, filed Jul. 2, 2018. This application is incorporated by reference herein in its entirety and for all purposes.

US Referenced Citations (223)
Number Name Date Kind
5299159 Balistreri et al. Mar 1994 A
5654929 Mote, Jr. Aug 1997 A
5943283 Wong et al. Aug 1999 A
5956288 Bermingham et al. Sep 1999 A
5959923 Matteson et al. Sep 1999 A
5999471 Choi Dec 1999 A
6002629 Kim et al. Dec 1999 A
6306721 Teo et al. Oct 2001 B1
6363024 Fibranz Mar 2002 B1
6392952 Chen et al. May 2002 B1
7002868 Takahashi Feb 2006 B2
7082070 Hong Jul 2006 B2
7203113 Takahashi et al. Apr 2007 B2
7830742 Han Nov 2010 B2
8174921 Kim et al. May 2012 B2
8400805 Yoko Mar 2013 B2
8572423 Isachar et al. Oct 2013 B1
8625360 Iwamoto et al. Jan 2014 B2
8811100 Ku Aug 2014 B2
9032141 Bains et al. May 2015 B2
9076499 Schoenborn et al. Jul 2015 B2
9117544 Bains et al. Aug 2015 B2
9153294 Kang Oct 2015 B2
9236110 Bains et al. Jan 2016 B2
9251885 Greenfield et al. Feb 2016 B2
9299400 Bains et al. Mar 2016 B2
9406358 Lee Aug 2016 B1
9514850 Kiat Sang-Hee Dec 2016 B2
9653139 Park May 2017 B1
9691466 Kim Jun 2017 B1
9761297 Tomishima Sep 2017 B1
9805783 Ito et al. Oct 2017 B2
9812185 Fisch et al. Nov 2017 B2
9818469 Kim et al. Nov 2017 B1
9865328 Desimone et al. Jan 2018 B1
10032501 Ito et al. Jul 2018 B2
10049716 Proebsting Aug 2018 B2
10170174 Ito et al. Jan 2019 B1
10339994 Ito et al. Jul 2019 B2
10490250 Ito et al. Nov 2019 B1
10490251 Wolff Nov 2019 B2
10510396 Notani et al. Dec 2019 B1
10572377 Zhang et al. Feb 2020 B1
10573370 Ito et al. Feb 2020 B2
10685696 Brown et al. Jun 2020 B2
20020026613 Niiro Feb 2002 A1
20020191467 Matsumoto et al. Dec 2002 A1
20030026161 Yamaguchi et al. Feb 2003 A1
20030067825 Shimano et al. Apr 2003 A1
20030081483 De Paor et al. May 2003 A1
20030161208 Nakashima et al. Aug 2003 A1
20030231540 Lazar et al. Dec 2003 A1
20040024955 Patel Feb 2004 A1
20040130959 Kawaguchi Jul 2004 A1
20050002268 Otsuka et al. Jan 2005 A1
20050105362 Choi et al. May 2005 A1
20050108460 David May 2005 A1
20050213408 Shieh Sep 2005 A1
20050243627 Lee et al. Nov 2005 A1
20050265104 Remaklus et al. Dec 2005 A1
20060018174 Park et al. Jan 2006 A1
20060087903 Riho et al. Apr 2006 A1
20060104139 Hur et al. May 2006 A1
20060215474 Hokenmaier Sep 2006 A1
20060233012 Sekiguchi et al. Oct 2006 A1
20060262616 Chen Nov 2006 A1
20060262617 Lee Nov 2006 A1
20060268643 Schreck et al. Nov 2006 A1
20070002651 Lee Jan 2007 A1
20070028068 Golding et al. Feb 2007 A1
20070147154 Lee Jun 2007 A1
20070263442 Cornwell et al. Nov 2007 A1
20080181048 Han Jul 2008 A1
20080212386 Riho Sep 2008 A1
20080253212 Iida et al. Oct 2008 A1
20080306723 De Ambroggi et al. Dec 2008 A1
20090021999 Tanimura et al. Jan 2009 A1
20090073760 Betser et al. Mar 2009 A1
20090161468 Fujioka Jun 2009 A1
20090168571 Pyo et al. Jul 2009 A1
20090228739 Cohen et al. Sep 2009 A1
20090296510 Lee et al. Dec 2009 A1
20100005376 Laberge et al. Jan 2010 A1
20100097870 Kim et al. Apr 2010 A1
20100141309 Lee Jun 2010 A1
20100157693 Iwai et al. Jun 2010 A1
20100182863 Fukiage Jul 2010 A1
20100329069 Ito et al. Dec 2010 A1
20110055495 Remaklus, Jr. et al. Mar 2011 A1
20110225355 Kajigaya Sep 2011 A1
20110299352 Fujishiro et al. Dec 2011 A1
20110310648 Iwamoto et al. Dec 2011 A1
20120014199 Narui Jan 2012 A1
20120155173 Lee et al. Jun 2012 A1
20120155206 Kodama et al. Jun 2012 A1
20120254472 Ware et al. Oct 2012 A1
20120287727 Wang Nov 2012 A1
20120307582 Marumoto et al. Dec 2012 A1
20120327734 Sato Dec 2012 A1
20130028034 Fujisawa Jan 2013 A1
20130051157 Park Feb 2013 A1
20130051171 Porter et al. Feb 2013 A1
20140006700 Schaefer et al. Jan 2014 A1
20140006704 Greenfield et al. Jan 2014 A1
20140013169 Kobla et al. Jan 2014 A1
20140013185 Kobla et al. Jan 2014 A1
20140016422 Kim et al. Jan 2014 A1
20140022858 Chen et al. Jan 2014 A1
20140043888 Chen et al. Feb 2014 A1
20140089758 Kwok et al. Mar 2014 A1
20140095786 Moon et al. Apr 2014 A1
20140119091 You et al. May 2014 A1
20140143473 Kim et al. May 2014 A1
20140177370 Halbert et al. Jun 2014 A1
20140181453 Jayasena et al. Jun 2014 A1
20140185403 Lai Jul 2014 A1
20140189228 Greenfield et al. Jul 2014 A1
20140237307 Kobla et al. Aug 2014 A1
20140241099 Seo et al. Aug 2014 A1
20140281206 Crawford et al. Sep 2014 A1
20140321226 Pyeon Oct 2014 A1
20150016203 Sriramagiri et al. Jan 2015 A1
20150049566 Lee et al. Feb 2015 A1
20150049567 Chi Feb 2015 A1
20150078112 Huang Mar 2015 A1
20150089326 Joo et al. Mar 2015 A1
20150092508 Bains Apr 2015 A1
20150109871 Bains et al. Apr 2015 A1
20150213872 Mazumder et al. Jul 2015 A1
20150255140 Song Sep 2015 A1
20150356048 King Dec 2015 A1
20150380073 Joo et al. Dec 2015 A1
20160019940 Jang et al. Jan 2016 A1
20160027498 Ware et al. Jan 2016 A1
20160070483 Yoon et al. Mar 2016 A1
20160078846 Liu et al. Mar 2016 A1
20160125931 Doo et al. May 2016 A1
20160155491 Roberts et al. Jun 2016 A1
20160180917 Chishti et al. Jun 2016 A1
20160180921 Jeong Jun 2016 A1
20160196863 Shin et al. Jul 2016 A1
20160202926 Benedict Jul 2016 A1
20160225433 Bains et al. Aug 2016 A1
20170011792 Oh et al. Jan 2017 A1
20170052722 Ware et al. Feb 2017 A1
20170111792 Correia Fernandes et al. Apr 2017 A1
20170133085 Kim et al. May 2017 A1
20170140807 Sun et al. May 2017 A1
20170140810 Choi et al. May 2017 A1
20170140811 Joo May 2017 A1
20170146598 Kim et al. May 2017 A1
20170148504 Saifuddin et al. May 2017 A1
20170186481 Oh et al. Jun 2017 A1
20170263305 Cho Sep 2017 A1
20170269861 Lu et al. Sep 2017 A1
20170287547 Ito et al. Oct 2017 A1
20170345482 Balakrishnan Nov 2017 A1
20170352404 Lee et al. Dec 2017 A1
20180005690 Morgan et al. Jan 2018 A1
20180025770 Ito et al. Jan 2018 A1
20180025772 Lee et al. Jan 2018 A1
20180025773 Bains et al. Jan 2018 A1
20180047110 Blackman et al. Feb 2018 A1
20180061476 Kim Mar 2018 A1
20180075927 Jeong et al. Mar 2018 A1
20180096719 Tomishima et al. Apr 2018 A1
20180108401 Choi et al. Apr 2018 A1
20180122454 Lee et al. May 2018 A1
20180130506 Kang et al. May 2018 A1
20180137005 Wu et al. May 2018 A1
20180158504 Akamatsu Jun 2018 A1
20180158507 Bang Jun 2018 A1
20180190340 Kim et al. Jul 2018 A1
20180218767 Wolff Aug 2018 A1
20180226119 Kim et al. Aug 2018 A1
20180233197 Laurent Aug 2018 A1
20180240511 Yoshida et al. Aug 2018 A1
20180247876 Kim et al. Aug 2018 A1
20180254078 We et al. Sep 2018 A1
20180261268 Hyun et al. Sep 2018 A1
20180294028 Lee et al. Oct 2018 A1
20180308539 Ito et al. Oct 2018 A1
20190043558 Suh et al. Feb 2019 A1
20190065087 Li et al. Feb 2019 A1
20190066759 Nale Feb 2019 A1
20190066766 Lee Feb 2019 A1
20190122723 Ito et al. Apr 2019 A1
20190129651 Wuu et al. May 2019 A1
20190190341 Beisele et al. Jun 2019 A1
20190267077 Ito et al. Aug 2019 A1
20190279706 Kim Sep 2019 A1
20190294348 Ware et al. Sep 2019 A1
20190333573 Shin et al. Oct 2019 A1
20190362774 Kuramori et al. Nov 2019 A1
20190385661 Koo et al. Dec 2019 A1
20190385667 Morohashi et al. Dec 2019 A1
20190385668 Fujioka et al. Dec 2019 A1
20190385670 Notani et al. Dec 2019 A1
20190391760 Miura et al. Dec 2019 A1
20190392886 Cox et al. Dec 2019 A1
20200005857 Ito et al. Jan 2020 A1
20200051616 Cho Feb 2020 A1
20200075086 Hou Mar 2020 A1
20200082873 Wolff Mar 2020 A1
20200126611 Riho et al. Apr 2020 A1
20200135263 Brown et al. Apr 2020 A1
20200143871 Kim et al. May 2020 A1
20200185026 Yun et al. Jun 2020 A1
20200194056 Sakurai et al. Jun 2020 A1
20200210278 Rooney et al. Jul 2020 A1
20200211632 Noguchi Jul 2020 A1
20200211633 Okuma Jul 2020 A1
20200211634 Ishikawa et al. Jul 2020 A1
20200219556 Ishikawa et al. Jul 2020 A1
20200265888 Ito et al. Aug 2020 A1
20200273517 Yamamoto Aug 2020 A1
20200273518 Raad et al. Aug 2020 A1
20200279599 Ware et al. Sep 2020 A1
20200294569 Wu et al. Sep 2020 A1
20200294576 Brown et al. Sep 2020 A1
20200321049 Meier et al. Oct 2020 A1
20200388325 Cowles et al. Dec 2020 A1
20200395063 Rehmeyer Dec 2020 A1
Foreign Referenced Citations (8)
Number Date Country
104350546 Feb 2015 CN
106710621 May 2017 CN
107871516 Apr 2018 CN
2005-216429 Aug 2005 JP
2011-258259 Dec 2011 JP
4911510 Jan 2012 JP
2013-004158 Jan 2013 JP
6281030 Jan 2018 JP
Non-Patent Literature Citations (29)
Entry
U.S. Appl. No. 16/084,119, titled “Apparatuses and Methods for Pure-Time, Self Adopt Sampling for Row Hammer Refresh Sampling”, filed Sep. 11, 2018.
U.S. Appl. No. 16/176,932, titled “Apparatuses and Methods for Access Based Refresh Timing”, filed Oct. 31, 2018.
U.S. Appl. No. 16/230,300, titled “Apparatuses and Methods for Staggered Timing of Targeted Refresh Operations”, filed Dec. 21, 2018.
U.S. Appl. No. 16/232,837, titled “Apparatuses and Methods for Distributed Targeted Refresh Operations”, filed Dec. 26, 2018.
U.S. Appl. No. 16/286,187 titled “Apparatuses and Methods for Memory Mat Refresh Sequencing”, filed Feb. 26, 2019.
U.S. Appl. No. 16/290,730, titled “Semiconductor Device Performing Row Hammer Refresh Operation”, filed Mar. 1, 2019.
U.S. Appl. No. 16/374,623, titled “Semiconductor Device Performing Row Hammer Refresh Operation”, filed Apr. 3, 2019.
U.S. Appl. No. 16/375,716 titled “Stagger RHR Pumping Scheme Across Die Banks”, filed Apr. 4, 2019; pp. all.
U.S. Appl. No. 16/431,641 titled “Apparatuses and Methods for Controlling Steal Rates”, filed Jun. 4, 2019.
International Search Report & Written Opinion dated Mar. 24, 2020 for PCT Application No. PCT/US2019/064028; P279644.WO.01.
U.S. Appl. No. 16/788,657, titled “Semiconductor Device Performing Row Hammer Refresh Operation”, dated Feb. 12, 2020; P279644.US.02.
U.S. Appl. No. 16/818,989, titled “Semiconductor Device Performing Row Hammer Refresh Operation”, dated Mar. 13, 2020.
U.S. Appl. No. 16/818,981, titled “Apparatuses And Methods For Staggered Timing Of Targeted Refresh Operations” filed Mar. 13, 2020.
U.S. Appl. No. 16/208,217, titled “Semiconductor Device Performing Row Hammer Refresh Operation”, filed Dec. 3, 2018.
U.S. Appl. No. 16/824,460, titled “Semiconductor Device Performing Row Hammer Refresh Operation”, dated Mar. 19, 2020.
U.S. Appl. No. 16/886,284, titled “Apparatuses And Methods For Access Based Refresh Timing”, dated May 28, 2020.
International Search Report & Written Opinion dated Aug. 28, 2020 for PCT Application No. PCT/US2020/032931.
International Search Report and Written Opinion for PCT/US2020/026689 dated Jul. 22, 2020.
U.S. Appl. No. 17/008,396 titled “Apparatuses And Methods For Staggered Timing Of Targeted Refresh Operations” filed Aug. 31, 2020.
U.S. Appl. No. 16/537,981 titled “Apparatuses and Methods for Controlling Targeted Refresh Rates” filed Aug. 12, 2019.
U.S. Appl. No. 16/997,766 titled “Refresh Logic Circuit Layouts Thereof” filed Aug. 19, 2020.
U.S. Appl. No. 17/095,978 titled “Apparatuses and Methods for Controlling Refresh Timing” filed Nov. 12, 2020.
U.S. Appl. No. 15/789,897, entitled “Apparatus and Methods for Refreshing Memory”, filed Oct. 20, 2017; pp. all.
U.S. Appl. No. 16/020,863, titled “Semiconductor Device”, filed Jun. 27, 2018.
U.S. Appl. No. 16/237,291, titled “Apparatus and Methods for Refreshing Memory”, filed Dec. 31, 2018.
PCT Application No. PCT/US18/55821 “Apparatus and Methods for Refreshing Memory” filed Oct. 15, 2018., pp. all.
U.S. Appl. No. 17/030,018, titled “Apparatuses and Methods for Controlling Refresh Operations”, filed Sep. 23, 2020, pp. all.
Kim, et al., “Flipping Bits in MemoryWithout Accessing Them: An Experimental Study of DRAM Disturbance Errors”, IEEE, Jun. 2014, 12 pgs.
U.S. Appl. No. 17/347,957 titled “Apparatuses and Methods for Controlling Steal Rates” filed Jun. 15, 2021.
Related Publications (1)
Number Date Country
20200176050 A1 Jun 2020 US
Divisions (1)
Number Date Country
Parent 16025844 Jul 2018 US
Child 16783063 US