Claims
- 1. A method, comprising:
- detecting a test control signal at an input pin of an integrated circuit;
- charging a first node of a first capacitor in response to the detected test control signal; and
- charging a second node of the first capacitor after a predetermined period of time following the charging of the first node to produce an increased voltage level on the first node of the first capacitor.
- 2. The method of claim 1, further comprising;
- using the increased voltage level on the first node to couple an internal voltage of the integrated circuit to an output pin of the integrated circuit in order to measure the internal voltage.
- 3. The method of claim 1, wherein the predetermined period of time corresponds to a charge time of a second capacitor.
- 4. The method of claim 3, wherein the second capacitor is coupled to an invertor, and wherein the charge time includes the amount of time necessary to charge the second capacitor above a threshold voltage for activating the invertor.
- 5. A method of testing an internal voltage of an integrated circuit, comprising:
- detecting a test control signal at an input pin;
- charging a first node of a first capacitor in response to the detected test control signal;
- charging a second node of the first capacitor after a predetermined period of time following the charging of the first node to produce an increased voltage level on the first node of the first capacitor; and
- using the increased voltage level on the first node to couple the internal voltage to an output pin.
- 6. The method of claim 5, wherein using the increased voltage level on the first node to couple the internal voltage to an output pin comprises applying the increased voltage level to a gate of an n-channel transistor to allow the internal voltage to flow through the n-channel transistor to the output pin.
- 7. A method of testing an internal voltage of an integrated circuit, comprising:
- detecting a test control signal at an input pin;
- charging a first node of a first capacitor in response to the detected test control signal;
- charging a second node of the first capacitor after a predetermined period of time following the charging of the first node to produce an increased voltage level on the first node of the first capacitor, wherein the predetermined period of time corresponds to a charge time of a second capacitor; and
- using the increased voltage level on the first node to couple the internal voltage to an output pin.
- 8. The method of claim 7, wherein the predetermined period of time corresponds to an amount of time necessary to charge the second capacitor above a threshold voltage for activating an invertor coupled to the second capacitor.
- 9. A method of testing an internal voltage of an integrated circuit, comprising:
- detecting a test control signal at an input pin;
- charging a first node of a first capacitor in response to the detected test control signal;
- charging a second node of the first capacitor after a predetermined period of time following the charging of the first node to produce an increased voltage level on the first node of the first capacitor, wherein the predetermined period of time corresponds to an amount of time necessary to charge a second capacitor above a threshold voltage for activating an invertor coupled to the second capacitor; and
- using the increased voltage level on the first node to couple the internal voltage to an output pin.
- 10. A method of testing an internal voltage of an integrated circuit, comprising:
- detecting a test control signal at an input pin;
- charging a first node of a first capacitor in response to the detected test control signal;
- delaying for a predetermined period of time following the charging the first node of the first capacitor, wherein the predetermined period of time is an amount of time necessary to charge a second capacitor above a threshold voltage for activating an invertor coupled to the second capacitor;
- charging a second node of the first capacitor, subsequent to activating the invertor coupled to the second capacitor, to produce an increased voltage level on the first node of the first capacitor; and
- using the increased voltage level on the first node to couple the internal voltage to an output pin.
- 11. A method of testing an internal voltage of an integrated circuit, comprising:
- detecting a test control signal at an input pin;
- charging a first node of a first capacitor in response to the detected test control signal;
- charging a second node of the first capacitor after a predetermined period of time following the charging of the first node to produce an increased voltage level on the first node of the first capacitor;
- applying the increased voltage level to a gate of an n-channel transistor; and
- applying the internal voltage to the output pin through the transistor in response to the increased voltage level applied to the gate of the n-channel transistor.
Parent Case Info
This application is a continuation of U.S. patent application Ser. No. 08/551,825, filed Nov. 7, 1995, now U.S. Pat. No. 5,751,158.
US Referenced Citations (13)
Continuations (1)
|
Number |
Date |
Country |
Parent |
551825 |
Nov 1995 |
|