Claims
- 1. A method for forming a semiconductor structure for detecting short circuits due to defects in a source-drain layer of a semiconductor having a silicon substrate, comprising the steps of:
- forming an oxide layer on said silicon substrate;
- forming a source-drain mask on said oxide layer, said source-drain mask defining a first prescribed region;
- depositing a resistor protect oxide layer on said semiconductor overlying at least an etched portion of said oxide layer;
- implanting dopant on said semiconductor to form a resistor pattern at said first prescribed region;
- selectively etching said resistor protect oxide layer to define a second prescribed region;
- depositing a refractory metal silicide layer on said semiconductor overlying said resistor protect oxide layer;
- applying heat to cause said deposited refractory metal silicide to react with at least a portion of said resistor pattern at said second region to form a silicide pattern coincidental with said portion of said resistor pattern.
- 2. A method as recited in claim 1, wherein said oxide layer forming step comprises the step of growing said oxide layer to a thickness of about 200 angstroms.
- 3. A method as recited in claim 1, wherein said source-drain mask-forming step comprises the steps of:
- forming a protective layer including nitride on said oxide layer;
- selectively etching said protective layer to provide an etched nitride layer corresponding to said first prescribed region such that portions of said oxide layer remain exposed;
- performing field oxidation on said exposed oxide layer portions;
- stripping said etched nitride layer; and
- performing oxide etch-back of said oxide layer.
- 4. A method as recited in claim 1, wherein said source-drain forming step comprises the step of performing LOCOS processing to obtain isolation regions.
- 5. A method as recited in claim 1, wherein said refractory metal silicide includes titanium.
- 6. A method as recited in claim 1, wherein said selectively etching step comprises the steps of:
- supplying a photoresist layer on said resistor protect oxide;
- etching said photoresist layer at said second prescribed region;
- etching a remaining resistor protect oxide from said second prescribed region; and
- removing said photoresist layer.
Parent Case Info
This application is a divisional of application Ser. No. 08/899,739 filed Jul. 24, 1997, which is a divisional of application Ser. No. 08/477,384, filed on Jun. 7, 1995 now U.S. Pat. No. 3,670,891.
US Referenced Citations (12)
Non-Patent Literature Citations (1)
| Entry |
| Jitendra B. Khare et al., "Extraction of Defect Size Distributions in an IC Layer Using Test Structure Data", IEEE Transactions on Semiconductor Manufacturing, vol. 7, No. 3, Aug. 1994, pp. 354-368. |
Divisions (2)
|
Number |
Date |
Country |
| Parent |
899739 |
Jul 1997 |
|
| Parent |
477384 |
Jun 1995 |
|