This application is a continuation-in-part of Ser. No. 07/698,758, filed May 10, 1991, now U.S. Pat. No. 5,245,564.
Number | Name | Date | Kind |
---|---|---|---|
4866652 | Chu et al. | Sep 1989 | |
4868777 | Nishiyama et al. | Sep 1989 | |
4965762 | Williams | Oct 1990 |
Entry |
---|
D. Steiss et al., "A 65MHz Floating-Point Coprocessor . . . ," IEEE, 1991, pp. 94 and 95. |
"IEEE Standard for Binary Floating-Point Arithmetic," IEEE, 1985, pp. 7-18. |
Article entitled "Performing Floating Point Division . . . ," Weitek Corporation. |
S. Waser et al., "Introduction to Arithmetic for Digital . . . ," CBS College Publishing, New York, 1982, pp. 196-199. |
Hennessy & Patterson, "Computer Architecture," Morgan Kaufmann Publishers, Inc., 1990, pp. A23 to A26, A63 to A66. |
Number | Date | Country | |
---|---|---|---|
Parent | 698758 | May 1991 |