Claims
- 1. A logic simulation apparatus which performs logic simulation of an operation of a logic circuit which includes at least a plurality of logic cells and a plurality of nets connecting the logic cells together, said apparatus comprising:
- a check circuit having at least one data input to which a data input signal is applied, a clock input to which a clock signal is applied, and an output, said check circuit comparing said data input signal with a predetermined data value at a time determined by said clock input signal and producing at said output of said check circuit a timing error detection signal based on the comparing; and
- a memory cell having said data input signal applied to one input thereof, and the output signal of said check circuit applied from the output of said check circuit to another input of said memory cell, said memory cell having an output outputting said data input signal when said timing error detection circuit indicates that no timing error has occurred and outputting a signal which exhibits neither a high level nor a low level when the timing error detection signal indicates a timing error has occurred; and
- means for executing the logic simulation on the basis of the output signal output by said memory cell so that said output signal is immediately propagated in said logic simulation.
Priority Claims (1)
Number |
Date |
Country |
Kind |
2-4926 |
Jan 1990 |
JPX |
|
Parent Case Info
This application is a division of application Ser. No. 08/193,601, filed on Jan. 26, 1994, which is a File Wrapper Continuation application of Ser. No. 07/639,892, filed on Jan. 11, 1991, now abandoned.
US Referenced Citations (8)
Non-Patent Literature Citations (1)
Entry |
Ghosh, Behavioral-Level Fault Simulation, Jun. 1988 IEEE Design and Test of Computers, pp. 31-42. |
Divisions (1)
|
Number |
Date |
Country |
Parent |
193601 |
Jan 1994 |
|
Continuations (1)
|
Number |
Date |
Country |
Parent |
639892 |
Jan 1991 |
|