Claims
- 1. In a microprocessor having an SRAM, the SRAM having scannable data lines, address lines, control lines and outputs, the control lines including a scan-enable signal and a write-enable signal, an apparatus for allowing a RAM array to be tested via scan ATPG, the apparatus comprising:
- means for scanning the address lines, the control lines, and data from the data lines into the RAM array when the scan-enable signal is high and the write-enable signal is low in response to a clock transition in a first direction;
- means for writing the data in the RAM array when the scan-enable signal is low and the write-enable signal is high in response to a clock transition in a second direction opposite to that of the first direction;
- means for forcing the write-enable signal low when the scan-enable signal is low in response to an assertion of a clock transition in the first direction;
- means for storing the data in the RAM array when the scan-enable signal is low response to an assertion of a clock transition in the second direction; and
- means for scanning the data out of the RAM array when the scan-enable signal is high and the write-enable signal is low in response to an assertion of a clock transition in the first direction.
RELATED APPLICATION DATA
This application is related to co-pending application Ser. No. 08/880,468, filed Jun. 23, 1997, entitled "Method for Scan Test of SRAM for Microprocessors Having, Full Scan Capability"; and is a division of co-pending application Ser. No. 08/880,930, filed Jun. 23, 1997, and Entitled "METHOD AND APPARATUS FOR SCAN TEST OF SRAM FOR MICROPROCESSORS HAVING FULL SCAN CAPABILIY", by inventors Amit Sanghani and Narayanan Sridhar assignors to Sun Microsystems, a Delaware Corporation.
US Referenced Citations (13)
Divisions (1)
|
Number |
Date |
Country |
Parent |
880930 |
Jun 1997 |
|