Claims
- 1. A system for reducing test time for integrated circuits on a wafer, the system comprising:means for powering up all die on the wafer; means for stabilizing the integrated circuits; and means for testing each die; said means for powering, said means for stabilizing, and said means for testing being controlled by a circuit and being operable in a respective sequence.
- 2. The system of claim 1 wherein said means for testing includes means for indexing a test probe from one die to the next.
- 3. A software system implemented to reduce test time for integrated circuits in a wafer, the software system comprising:means for confirming that all die on the wafer are powered up; means for confirming that all die on the wafer are powered up; means for confirming that said die on the wafer are stabilized subsequent to being powered up; and means for indexing a wafer tester from one die to another until all said die have been tested.
- 4. The software system of claim 3 wherein said means for confirming if said all die on the wafer are powered up includes controlling circuitry to power said all die in parallel.
- 5. The software system of claim 3 wherein said means for confirming if said all die on the wafer are stabilized includes logic means to initiate indexing said wafer tester if and only if said all die are stabilized.
- 6. The software system of claim 3 wherein said means for indexing includes logic means to end moving the wafer tester if and only if said all die are tested.
Parent Case Info
This is a continuation-in-part of Ser. No. 09/557,508, filed Apr. 25, 2000.
US Referenced Citations (6)
Number |
Name |
Date |
Kind |
5292343 |
Blanchette et al. |
Mar 1994 |
A |
5389556 |
Rostoker et al. |
Feb 1995 |
A |
5391188 |
Nelson et al. |
Feb 1995 |
A |
5489538 |
Rostoker et al. |
Feb 1996 |
A |
5532174 |
Corrigan |
Jul 1996 |
A |
5600257 |
Leas et al. |
Feb 1997 |
A |
Continuation in Parts (1)
|
Number |
Date |
Country |
Parent |
09/557508 |
Apr 2000 |
US |
Child |
09/815031 |
|
US |