The present invention relates generally to trench isolation structures on microelectronic devices and methods for forming the same, and more specifically to oxide spacers which are formed about trench isolation structures.
Microelectronic devices are used in computers, communications equipment, televisions and many other products. Typical microelectronic devices include processors, memory devices, field emission displays and other devices that have circuits with small, complex components. In current manufacturing processes, the components of such circuits are generally formed on a microelectronic substrate or wafer with conductive, insulative and semiconductive materials. Fifty to several hundred microelectronic devices are typically formed on each microelectronic substrate, and each microelectronic device may have several million components.
Because fabricating microelectronic devices generally involves forming electrical components at a number of layers and locations, microelectronic devices generally have many conductive features to couple the various components together.
The method by which the components of an integrated circuit are interconnected involves the fabrication of metal strips that run across an oxide layer in the regions between rows of transistors. However, the strips, together with the oxide beneath the strips, form gates of parasitic MOS transistors and diffused regions adjacent the strips form sources and drain regions, respectively, of the parasitic MOS transistors. The threshold voltage of such parasitic transistors must be kept higher than any possible operating voltage so that spurious channels will not be inadvertently formed between the devices. In order to isolate MOS transistors, then, it is necessary to prevent the formation of channels in the field regions, implying that a large value of VT is needed in the field regions.
Implementing electronic circuits involves connecting isolated devices through specific electrical paths. When fabricating silicon integrated circuits it must therefore be possible to isolate devices built into the silicon from one another. These devices can subsequently be interconnected to create the specific circuit configurations desired. Isolation technology is one of the most critical aspects of fabricating integrated circuits. Hence, a variety of techniques have been developed to isolate devices in integrated circuits. These techniques balance competing requirements, such as minimum isolation spacing, area of footprint, surface planarity, process complexity, and density of defects generated during fabrication of the isolation structure.
One of the most important techniques developed is termed LOCOS isolation (for LOCal Oxidation of Silicon), which involves the formation of a semi-recessed oxide in the nonactive (or field) areas of the substrate for use with PMOS and NMOS integrated circuits. Conventional LOCOS isolation technologies reach the limits of their effectiveness as device geometries reach submicron size. Modified LOCOS processes such as trench isolation have had to be developed to deal with these smaller geometries.
Refilled trench structures have been used as a replacement for conventional LOCOS isolation techniques. Trench/refill approaches for isolation applications generally fall into the following three categories: shallow trenches (less than 1 micron); moderate depth trenches (1-3 micron); and deep, narrow trenches (greater than 3 micron deep, less than 2 micron wide). Shallow, refilled trenches are used primarily for isolating devices of the same type, and hence they can be considered as replacements for LOCOS isolation. An example of a shallow trench isolation structure is shown in FIG. 1.
The conventional shallow trench isolation structure 10 shown in
Due to the need to define gentle slopes from the relatively tall gate structures 100, 300, the isolated component 200, and the isolation pad 400, the spacers 91-94 take up a large amount of area on the microelectronic substrate 20. Continued progress in microelectronic fabrication requires that isolation structures be as small as possible and take up a minimum of area on the microelectronic substrate. Any reduction in the size of the isolation structures will provide great benefits in semiconductor manufacture.
A reduction in the size of isolation shallow trench structures and associated gates is achieved by the elimination of spacers about the isolation pad and the reduction in the area occupied by spacers around the associated gate structures and the isolation component. The elimination of the spacer around the isolation pad, and the reduction in size of the other spacers is achieved by controlling the height by which the isolation pad extends from the substrate.
In a first exemplary embodiment, the isolation pad is recessed to a level which is between an upper level of the first gate layer and an upper level of the substrate of the microelectronic substrate.
In a second embodiment, the height of the isolation pad is controlled relative to the height of the gate structure by ensuring that the gate structure is at least approximately twice the height of the height by which the isolation pad extends beyond the substrate. Likewise, spacer size can be controlled by ensuring that the isolation pad extends beyond the substrate by a height which is less than approximately one half of the height of the gate structure.
Controlling the relative heights of the isolation pad relative to the gate structures or the isolated component is accomplished by recessing the isolation pad during the fabrication process.
In one exemplary embodiment of the fabrication process, the gate oxide layer is grown on the microelectronic substrate. The first gate layer is deposited on the gate oxide layer and the trench is formed through the gate layer and the gate oxide layer and into the substrate. The trench is then filled with the silicon oxide, and the structure is planarized through chemical-mechanical planarization (CMP). The field oxide is then recessed to an appropriate depth. It is this recess step which controls the later spacer formation. After recessing, the second gate layer is deposited over the recessed field oxide and the first gate layer. The silicide layer is then formed over the second gate layer and gate structures and the isolated component are formed in the silicide layer, the first and second gate layers, and the gate oxide layer. Spacers are formed about the resulting gate structures and the isolated component.
In the following description, certain specific details are set forth in order to provide a thorough understanding of various embodiments of the present invention. However, one skilled in the art will understand that the present invention may be practiced without these details. In other instances, well-known structures associated with microelectronic devices and with the fabrication of microelectronic devices, and isolation structures in microelectronic devices, have not been shown in detail in order to avoid unnecessarily obscuring the description of the embodiments of the invention.
With reference to
With reference to
With reference to
With reference to
With reference to
With reference to
A conductive layer 80 is then formed over the second gate layer 70 in step 120. The conductive layer 80 may be formed by chemical vapor deposition of tungsten silicide (WSix). Other refracting metal suicides may be used, including, but not limited to TiSi2, TaSi2, MoSi2, PtSi. A thin layer of oxide may optionally be formed on the silicide layer 80.
Gate structures 100, 300 are next formed in the silicide conductive layer 80, the first and second gate layers 40, 70 and the gate oxide layer 30 in step 122 as shown in FIG. 2G. The shallow trench isolation structure 400 may also be uncovered at this point. The gates 100, 300 are formed through conventional patterning and etching processes. The isolated component 200 may also be formed at this point.
With reference to
Although specific embodiments of the shallow trench isolation structure and method of the present invention have been described above for illustrative purposes, various equivalent modifications may be made without departing from the spirit and scope of the invention, as will be recognized by those skilled in the relevant art. The teachings provided herein of the present invention can be applied to other isolation structures, not necessarily the exemplary shallow trench isolation structure generally described above. For example, additional layers may be formed or the order of forming layers may be changed. The substrate may be composed of silicon, glass or some combination of other materials or layers of materials. Alternatively, different materials may be employed, and different methods of forming or depositing the layers may be used.
These and other changes can be made to the invention in light of the above detailed description. In general, in the following claims, the terms should not be construed to limit the invention to the specific embodiments disclosed in the specification claims, but should be construed to include all apparatus and methods for forming trench isolation structures with reduced and eliminated spacers. Accordingly, the invention is not limited by the disclosure, but instead its scope is to be determined entirely by the following claims.
This application is a divisional of U.S. patent application Ser. No. 09/032,321, filed Feb. 27, 1998, and issued as U.S. Pat. No. 6,107,157 on Aug. 22, 2000.
Number | Name | Date | Kind |
---|---|---|---|
4509249 | Goto et al. | Apr 1985 | A |
4593459 | Poppert et al. | Jun 1986 | A |
4758531 | Beyer et al. | Jul 1988 | A |
4845051 | Cogan et al. | Jul 1989 | A |
4912061 | Nasr | Mar 1990 | A |
4935802 | Noguchi et al. | Jun 1990 | A |
4980306 | Shimbo | Dec 1990 | A |
5073813 | Morita et al. | Dec 1991 | A |
5137837 | Chang et al. | Aug 1992 | A |
5177028 | Manning | Jan 1993 | A |
5192706 | Rodder | Mar 1993 | A |
5234861 | Roisen et al. | Aug 1993 | A |
RE34400 | Goto et al. | Oct 1993 | E |
5270244 | Baliga | Dec 1993 | A |
5296400 | Park et al. | Mar 1994 | A |
5306940 | Yamazaki | Apr 1994 | A |
5318924 | Lin et al. | Jun 1994 | A |
5329482 | Nakajima et al. | Jul 1994 | A |
5384280 | Aoki et al. | Jan 1995 | A |
5387540 | Poon et al. | Feb 1995 | A |
5411909 | Manning et al. | May 1995 | A |
5424240 | Han | Jun 1995 | A |
5436488 | Poon et al. | Jul 1995 | A |
5439850 | Ozturk et al. | Aug 1995 | A |
5447883 | Koyama | Sep 1995 | A |
5573979 | Tsu et al. | Nov 1996 | A |
5578510 | Tani | Nov 1996 | A |
5583358 | Kimura et al. | Dec 1996 | A |
5726479 | Matsumoto et al. | Mar 1998 | A |
5786262 | Jang et al. | Jul 1998 | A |
5807771 | Vu et al. | Sep 1998 | A |
5837593 | Park et al. | Nov 1998 | A |
5866465 | Doan et al. | Feb 1999 | A |
5902127 | Park | May 1999 | A |
5923992 | Spikes et al. | Jul 1999 | A |
6084289 | Doan et al. | Jul 2000 | A |
6107157 | Fazan et al. | Aug 2000 | A |
6130139 | Ukeda et al. | Oct 2000 | A |
6130467 | Bandyopadhyay et al. | Oct 2000 | A |
6281103 | Doan | Aug 2001 | B1 |
Number | Date | Country | |
---|---|---|---|
20020036327 A1 | Mar 2002 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 09032321 | Feb 1998 | US |
Child | 09386646 | US |