Claims
- 1. A method of supplying voltage to a plurality of wordlines in a memory device, comprising the steps of:generating a predetermined wordline voltage with a wordline voltage supply; supplying said predetermined wordline voltage to at least one decoder circuit; and activating said decoder circuit with a predetermined control voltage generated by a voltage control logic circuit to transfer said predetermined wordline voltage to at least one wordline during array VT testing.
- 2. The method of claim 1, wherein said predetermined wordline voltage is about 1.2-6 V.
- 3. The method of claim 1, further comprising the step of electrically selecting said decoder circuit prior to transferring said predetermined wordline voltage.
- 4. The method of claim 1, further comprising the step of varying said predetermined control voltage within a second predetermined range to correspond to said predetermined wordline voltage.
- 5. The method of claim 1, wherein said predetermined control voltage is about sixty percent of a supply voltage (Vcc) when said predetermined wordline voltage is less than about sixty percent of said supply voltage (Vcc).
- 6. The method of claim 1, wherein said predetermined control voltage is about equal to said predetermined wordline voltage when said predetermined wordline voltage is between about sixty percent of a supply voltage (Vcc) and about one hundred percent of said supply voltage (Vcc).
- 7. The method of claim 1, wherein said predetermined control voltage is about equal to a supply voltage (Vcc) when said predetermined wordline voltage is greater than about one hundred percent of said supply voltage (Vcc).
- 8. The method of claim 1, wherein said predetermined control voltage controls the magnitude of a supply voltage (Vcc) that activates said decoder circuit.
- 9. The method of claim 1, wherein array VT testing occurs during an array VT test mode.
- 10. A method of decoding wordlines in a memory device, comprising the steps of:entering an array VT test mode; generating a predetermined wordline voltage with a wordline voltage supply; activating a voltage control logic circuit to generate a predetermined control voltage; and transferring said predetermined wordline voltage to at least one wordline decoded by at least one decoder circuit activated by said predetermined control voltage.
- 11. The method of claim 10, wherein said predetermined wordline voltage is about 1.2-6.0 V.
- 12. The method of claim 10, further comprising the step of varying said predetermined control voltage to correspond to said predetermined wordline voltage.
- 13. The method of claim 10, wherein said predetermined control voltage is about sixty percent of a supply voltage (Vcc) when said predetermined wordline voltage is less than about sixty percent of said supply voltage (Vcc).
- 14. The method of claim 10, wherein said predetermined control voltage is about equal to said predetermined wordline voltage when said predetermined wordline voltage is between about sixty percent of a supply voltage (Vcc) and about one hundred percent of said supply voltage (Vcc).
- 15. The method of claim 10, wherein said predetermined control voltage is about equal to a supply voltage (Vcc) when said predetermined wordline voltage is greater than about one hundred percent of said supply voltage (Vcc).
- 16. The method of claim 10, wherein said predetermined control voltage controls the magnitude of a supply voltage (Vcc) that activates said decoder circuit.
- 17. A wordline decoding system to transfer voltage to wordlines in a memory device, comprising:a wordline voltage supply to generate a predetermined wordline voltage; at least one decoder circuit electrically connected with said wordline voltage supply and at least one wordline, wherein said decoder circuit transfers said predetermined wordline voltage to said wordline; and a voltage control logic circuit electrically connected with said wordline voltage supply and said decoder circuit, wherein said voltage control logic circuit activates said decoder circuit with a predetermined control voltage during array VT testing.
- 18. The wordline decoding system of claim 17, wherein said predetermined wordline voltage is about 1.2-6.0 V.
- 19. The wordline decoding system of claim 17, wherein said predetermined control voltage is varied to correspond to said predetermined wordline voltage.
- 20. The wordline decoding system of claim 17, wherein said predetermined control voltage is about sixty percent of a supply voltage (Vcc) when said predetermined wordline voltage is less than about sixty percent of said supply voltage (Vcc).
- 21. The wordline decoding system of claim 17, wherein said predetermined control voltage is about equal to said predetermined wordline voltage when said predetermined wordline voltage is between about sixty percent of a supply voltage (Vcc) and about one hundred percent of said supply voltage (Vcc).
- 22. The wordline decoding system of claim 17, wherein said predetermined control voltage is about equal to a supply voltage (Vcc) when said predetermined wordline voltage is greater than about one hundred percent of said supply voltage (Vcc).
- 23. The wordline decoding system of claim 17, wherein said predetermined control voltage controls the magnitude of a supply voltage (Vcc) that activates said decoder circuit.
- 24. The wordline decoding system of claim 17, wherein array VT testing occurs during an array VT test circuit.
Parent Case Info
This application claims the benefit under 35 U.S.C. §119(e) of Provisional U.S. patent application Ser. No. 60/186,167, filed on Feb. 29, 2000.
US Referenced Citations (2)
Provisional Applications (1)
|
Number |
Date |
Country |
|
60/186167 |
Feb 2000 |
US |