Claims
- 1. A logic module, comprising:
- five input terminals;
- two or more output terminals; and
- control logic for selectively coupling one or more of the input terminals to one of the output terminals.
- 2. The logic module of claim 1, wherein the number of output terminals is two.
- 3. The logic module of claim 1, wherein the control logic comprises:
- a plurality of interconnected exclusive-or and Nand logic gates.
- 4. The logic module of claim 1, wherein two of said input terminals are connected to the inputs of an exclusive-or logic gate.
- 5. The logic module of claim 1, wherein one of said input terminals is connected to one input of multiplexer and to one input of a Nand gate.
- 6. The logic module of claim 1, wherein one of said input terminals is connected to an inverter.
- 7. The logic module of claim 6, wherein the output of the inverter is connected to one input of a multiplexer.
- 8. The logic module of claim 1, wherein one of said input terminals is connected to one input of an XOR logic gate, the output of said gate forming one of said output terminals.
- 9. An integrated circuit, comprising:
- a plurality of input terminals;
- a plurality of logic modules each having a plurality of inputs, two or more outputs, and control logic for selectively coupling the inputs to the outputs;
- a plurality of programmable interconnect circuitry, said interconnect circuitry being adaptable to selectively connect one or more of said logic module for implementing a predefined logic function; and
- a series of horizontal and vertical track segments, the track segments being selectively connectible by programming antifuses located between each of said adjacent segments; and
- cross point fuses at the cross points of the horizontal and vertical tracks, said cross point fuses being selectively programmable to connect certain ones of said horizontal and vertical tracks.
- 10. The integrated circuit of claim 9, wherein said plurality of the logic modules are formed in rows interspersed with routing channels consisting of predefined tracks of horizontal interconnection segments.
Parent Case Info
This application is a continuation of application Ser. No. 08/035,554, filed Mar. 23, 1993 abandoned, which is a continuation of Ser. No. 07/783,301, filed Oct. 28, 1991, abandoned.
US Referenced Citations (4)
Continuations (2)
|
Number |
Date |
Country |
Parent |
35554 |
Mar 1993 |
|
Parent |
783301 |
Oct 1991 |
|