| Minnick, R.C. “A Survey of Microcellular Research, ” Journal of the Association for Computing Machinery, vol. 14, No. 2, Apr. 1967, pp. 203-241. |
| Shoup, R.G., “Programmable Cellular Logic Arrays,” Ph.D. dissertation, Carnegie-Mellon University, Pittsburg, PA, Mar. 1970-Partial. |
| Spandorfer, L.M., “Synthesis of Logic Function on an Array of Integrated Circuits,” UNIVAC. |
| F. Zlotnick, P. Butler, W. Li, D. Tang, “A High Performance Fine-Grained Approach SRAM Based FPGAs,” Wescon '93 Conference Record, pp. 321-326, Sep. 28-30, 1993. |
| R Cliff, et al., “A Dual Granularity and Globally Interconnected Architecture for a Programmable Logic Device,” IEEE 1993 Custom Integrated Circuits Conf., pp. 7.3.1-7.3.5 (May 9-12, 1993). |
| B. Britton, et al., “Optimized Reconfigurable Cell Array Architecture for High-Performance Field Programmable Gate Arrays,” IEEE Custom Integrated Circuit Conf., pp 7.2.1-7.2.5 (May 9-12, 1993). |
| Xilinx, “The Programmable Gate Array Data Book,” 1992. |
| Altera Corporation, Data Sheet, “Flex EPF81188 12,000-Gate Programmable Logic Device,” Sep. 1992, ver. 1. |
| P. Wang, et al., “A High Performance FPGA With Hierarchical Interconnection Structure,” Institute of Electrical and Electronics Engineers, pp. 239-242 (May 30, 1994). |
| ATMEL Corporation, “Field Programmable Gate Arrays-AT600 Series”, 1993. |
| Robert H. Krambeck, “ORCA: A High Performance, Easy to Use SRAM Based Architecture”, Wescon '93 Record, pp. 310-320, Sep. 28-30, 1993. |
| Motorola Product Brief, “MPA10xx Field Programmable Gate Arrays,” Sep. 27, 1993. |
| Ting, et al.,“Anew High Density and Very Low Cost Reprogrammable FPGA Architecture”, pp. 1-10. |
| “Dynamically Reconfigurable Devices Used to Implement a Self-Tuning, High Performances PID Controller”, E. Buffoli, et al., 1989 IEEE, p. 107-112. |
| .“Boolean Decomposition of Programmable Logic Arrays”, Srinivas Devadas, et al., IEEE 1988, p. 2.5.1-2.5.5. |
| “Implementing Neural Nets with Programmable Logic”, Jacques J. Vidal, IEEE Transactions on Acoustic, Speech, and Signal Processing, vol. 7, Jul. 1988, p. 1180-1190. |
| “Design of Large Embedded CMOS PLA's in Self-Test”, Dick L. Lui, et al., IEEE Transactions on Computer-Aided Design, vol. 7, No. 1, Jan. 1988, p. 50-53. |
| 1992 International Conference on Computer Design, “An Area Minimizer for Floorplans with L-shaped Regions”, Yachyang Sun, et al., 1992 IEEE, p. 383-386. |
| Division of Sperry Rand Corporation, Blue Bell, PA Contract AF 19(628)2907, AFCRL 66-298, Project No. 4645, Task No. 464504, Nov. 30, 1965. |
| Dave Bursky “Fine-Grain FPGA Architecture Uses Four Levels of Configuration Hierarchy”, Electronic Design, Oct. 1, 1993, p. 33-34. |