The present invention may relate to co-pending applications U.S. Ser. No. 09/222,578 and U.S. Ser. No. 09/200,219; U.S. Pat. No. 5,872,464 and U.S. Pat. No. 5,828,614, each of which is incorporated by reference in its entirety.
Number | Name | Date | Kind |
---|---|---|---|
4982372 | Matsuo | Jan 1991 | |
4985639 | Renfrow et al. | Jan 1991 | |
5036491 | Yamaguchi | Jul 1991 | |
5060200 | Miura et al. | Oct 1991 | |
5119334 | Fujii | Jun 1992 | |
5126973 | Gallia et al. | Jun 1992 | |
5264745 | Woo | Nov 1993 | |
5270975 | McAdams | Dec 1993 | |
5379257 | Matsumura et al. | Jan 1995 | |
5389828 | Tago | Feb 1995 | |
5438550 | Kim | Aug 1995 | |
5555529 | Hose, Jr. et al. | Sep 1996 | |
5600274 | Houston | Feb 1997 | |
5691933 | Takenaka | Nov 1997 | |
5696463 | Kwon | Dec 1997 | |
5828614 | Gradinariu | Oct 1998 | |
5841687 | Rees | Nov 1998 | |
5872464 | Gradinariu | Feb 1999 | |
5886937 | Jang | Mar 1999 |
Entry |
---|
Iulian C. Gradinariu, for "Output Data Path Scheme in a Memory Device", Ser. No. 09/200,219, filed Nov. 25, 1998. |
Iulian C. Gradinariu et al., for Scheme for Reducing Current in an Input Buffer, Ser. No. 09/222,578, filed Dec. 28, 1998. |
Practical Digital Design Using ICs 3rd Edition, by Joseph D. Greenfield, 1994, pp. 416-433. |
Memory 1996, by Jim Griffin, Brian Matas and Christian de Subercasaux, 1996, pp. 7-1 to 10-10. |
Session 16: Dynamic RAMs, FAM 16.6: A 45ns 16Mb DRAM with Triple-Well Structure, By Fujii et al., IEEE International Solid-State Circuits Conference, 1989, pp. 248-249. |
FA 13.5: A 15ns 16Mb CMOS SRAM with Reduced Voltage Amplitude Data Bus, By Matsumiya et al., IEEE International Solid-State Circuits Conference, 1992, pp. 214-216. |