Avizienis, "Binary-Compatible Signed-Digit Arithmetic" Proceedings--Fall Joint Computer Conf., 1964 pp. 663-672. |
Hwang, Computer Arithmetic, Principles, Architecture and Design John Wiley & Sons 1979 pp. 149-151. |
A VLSI-Oriented High-Speed Divider Using Redundant Binary Representation, Takagi, et al., IECE Japan, vol. 167, D #4 pp. 450-457. |
A VLSI-Oriented High-Speed Multiplier Using Redundant Binary Adder Tree, Takagi, et al., IECE Japan, vol. J66.d, pp. 683-690. |
A New Class of Digital Division Methods, James Robertson, IRE Transactions on Electronic Computers, pp. 218-222. |
Signed-Digit Number Representations for Fast Parallel Arithmetic, Avizienis, IRE Transactions on Electronic Computers pp. 389-400. |
A Class of Binary Divisions Yielding Minimally Represented Quotients Metze IRE Transactions on Electronic Computers, pp. 761-764. |
Design of the Arithmetic Units of ILLIAC III, Redundancy & Higher Radix Methods, Atkins, IEEE Transacts. on Computers vol. C-19, pp. 720-732. |
Multiple Operand Addition and Multiplication, Shanker Singh et al. IEEE Transactions on Computers, vol. C-22, No. 2 pp. 113-120. |
Concise Papers, Lyon, IEEE Transactions on Communications, pp. 418-425. |
Real-Time Processing Gains Ground with Fast Digital Multiplier, Waser, et al. Electronics, pp. 93-99. |
High Speed Multiplier Using A Redundant Binary Adder tree, Harata, et al. IEEE International Conference on Computer Design, pp. 165-170, 1984. |
High Speed VLSI Multiplication Algorithm With A Redundant Binary Array Addition Tree, Takagi, et al. IEEE Transactions on Computers, vol. C-34, No. 9, pp. 1789-1795. |
Design of High Speed MOS Multiplier and Divider Using Redundant Binary Representation, Kuninobu, et al., Proceedings 8th Symposium on Computer Arithmetic, pp. 80-86. |