This patent application claims the benefit and priority of Chinese Patent Application No. 201810115232.X filed on Feb. 6, 2018, the disclosure of which is incorporated by reference herein in its entirety as part of the present application.
The present disclosure relates to a field of display technology. More specifically, it relates to an array substrate, a display panel, a method for fabricating an array substrate, and a method for fabricating a display panel.
Double-layer wirings are commonly used in an array substrate of the display product to form a capacitor to maintain a stable voltage. Generally, in the fabricating process of an array substrate, there is an adverse effect on the thin film transistor.
Embodiments of the present disclosure provide an array substrate, a display panel, a method for fabricating the array substrate, and a method for fabricating the display panel.
Embodiments of the present disclosure provide an array substrate. The array substrate includes a substrate, an active layer on the substrate, a first insulating layer on the active layer, a gate electrode and a first electrode on the first insulating layer, a third insulating layer on the first electrode, a second electrode on the third insulating layer, and a second insulating layer on the gate electrode and the second electrode. A projection of the first electrode on the substrate does not overlap with a projection of the active layer on the substrate. A projection of the third insulating layer on the substrate does not overlap with a projection of the active layer on the substrate.
In an embodiment, the active layer includes polysilicon.
In an embodiment, the gate electrode and the first electrode are disposed in the same layer.
In an embodiment, the second insulating layer further covers the third insulating layer and the second electrode.
In an embodiment, the array substrate further includes source/drain electrodes disposed on the second insulating layer, the source/drain electrodes being in contact with the active layer through vias, and a planarization layer on the source/drain electrodes and the second insulating layer.
In an embodiment, the array substrate further includes a pixel defining layer on the planarization layer and a pixel light emitting unit defined by the pixel defining layer. The pixel light emitting unit includes a third electrode on the planarization layer, a light emitting layer on the third electrode, and a fourth electrode on the light emitting layer.
Embodiments of the present disclosure provide a display panel. The display panel includes the array substrate as described above.
Embodiments of the present disclosure provide a method for fabricating an array substrate. The method for fabricating the array substrate includes forming an active layer on a substrate, forming a first insulating layer on the active layer, forming a gate electrode and a first electrode on the first insulating layer, forming a third insulating layer on the first electrode, forming a second electrode on the third insulating layer, and forming a second insulating layer on the gate electrode and the second electrode. A projection of the first electrode on the substrate does not overlap with a projection of the active layer on the substrate. A projection of the third insulating layer on the substrate does not overlap with a projection of the active layer on the substrate.
In an embodiment, forming the third insulating layer includes forming a third insulating material layer on the gate electrode and the first electrode, and removing at least a portion of the projection of the third insulating material layer whose projection on the substrate overlaps with the projection of the active layer on the substrate to form the second insulating layer.
In an embodiment, the active layer includes polysilicon, and the method further includes performing hydrogenation treatment on the polysilicon after forming the second insulating layer.
In an embodiment, the hydrogenating treating includes annealing in a hydrogen atmosphere.
In an embodiment, forming the gate electrode and the first electrode includes forming a conductive layer on the active layer, and patterning the conductive layer to form the gate electrode and the first electrode.
In an embodiment, the method for fabricating the array substrate further includes forming source/drain electrodes on the second insulating layer, the source/drain electrodes being in contact with the active layer through vias, and forming a planarization layer on the source/drain electrodes and the second insulating layer.
In an embodiment, the method for fabricating the array substrate further includes forming, on the planarization layer, a pixel definition unit and a pixel light emitting unit defined by the pixel definition layer. Forming the pixel light emitting unit includes forming a third electrode on the planarization layer, forming a light emitting layer on the third electrode, and forming a fourth electrode on the light emitting layer.
Embodiments of the present disclosure provide a method for fabricating a display panel. The method for fabricating the display panel includes the method for fabricating the array substrate as described above.
In order to describe the technical solutions in the embodiments of the present disclosure more clearly, the accompanying drawings of the embodiments are briefly described below. It should be understood that the drawings described below refer only to some embodiments of the present disclosure, and not to restrict the present disclosure, wherein:
In order to make the technical solutions and advantages of the embodiments of the present disclosure more comprehensible, the technical solutions of the embodiments of the present disclosure are clearly and completely described below with reference to the accompanying drawings. Obviously, the described embodiments are only a part but not all of the embodiments of the present disclosure. Based on the described embodiments of the present disclosure, all other embodiments obtained by those skilled in the art without creative efforts shall also fall within the protection scope of the present disclosure.
As used herein and in the appended claims, the singular form of a word includes the plural, and vice versa, unless the context clearly dictates otherwise. Thus, the references “a”, “an”, and “the” are generally inclusive of the plurals of the respective terms. Similarly, the words “comprise”, “comprises”, and “comprising” are to be interpreted inclusively rather than exclusively.
For purposes of the description hereinafter, the terms “upper”, “lower”, “right”, “left”, “vertical”, “horizontal”, “top”, “bottom”, and derivatives thereof shall relate to the disclosure, as it is oriented in the drawing figures. The terms “overlying”, “atop”, “positioned on” or “positioned atop” means that a first element, such as a first structure, is present on a second element, such as a second structure, wherein intervening elements, such as an interface structure, e.g. interface layer, may be present between the first element and the second element. The term “direct contact” means that a first element, such as a first structure, and a second element, such as a second structure, are connected without any intermediary conducting, insulating, or semiconductor layers at the interface of the two elements.
According to embodiments of the present disclosure, the first electrode 5 and the second electrode 8 form a capacitor. For example, when used in an OLED structure, the capacitor can maintain the stability of a voltage of the driving transistor in one cycle, so that the current of the OLED in one cycle is also stabilized. Therefore, the uniformity and stability of light emitting of the OLED can be ensured.
Furthermore, since the projection of the third insulating layer 7 between the first electrode 5 and the second electrode 8 on the substrate 1 does not overlap with the projection of the active layer 2 on the substrate 1, the effect of a subsequent process such as hydrogenation can be improved. The performance of the thin film transistor can be improved and the structure can be more compact.
In an embodiment, the active layer includes polysilicon. Compared with amorphous silicon, oxide semiconductor transistors and the like, a thin film transistor using polycrystalline silicon such as low temperature polycrystalline silicon has advantages such as high mobility and stability.
In an embodiment, as shown in
Another aspect of the present disclosure also provides a method for fabricating an array substrate.
S1: forming an active layer 2 on the substrate 1;
S3: forming a first insulating layer 3 on the active layer 2;
S5: forming a gate electrode 4 and a first electrode 5 on the first insulating layer 3, wherein the projection of the first electrode 5 on the substrate 1 does not overlap with the projection of the active layer 2 on the substrate 1;
S7: forming a third insulating layer 7 on the first electrode 5, wherein the projection of the third insulating layer 7 on the substrate 1 does not overlap with the projection of the active layer 2 on the substrate 1;
S9: forming a second electrode 8 on the third insulating layer 7; and
S11: forming a second insulating layer 6 on the gate electrode 4 and the second electrode 8.
As shown in
S71: forming a third insulating material layer 7′ on the gate electrode 4 and the first electrode 5; and
S73: removing at least a portion of the third insulating material layer 7′ whose projection on the substrate 1 overlaps with the projection of the active layer 2 on the substrate 1 to form the second insulating layer 7.
As shown in
S731: as shown in
S732: as shown in
S733: as shown in
S734: removing the photoresist remaining portion 14′ to form the structure shown in
S51: as shown in
S53: as shown in
That is, the gate electrode and the first electrode may be disposed in the same layer.
The method for fabricating the array substrate according to the embodiment of the present disclosure may further include:
S13: as shown in
S15: as shown in
S17: as shown in
In an embodiment, the active layer includes polysilicon. Thin film transistors including polycrystalline silicon such as low temperature polysilicon have advantages such as higher mobility and stability than amorphous silicon, oxide semiconductor transistors and the like. Forming the active layer may include forming an amorphous silicon layer on the substrate, annealing the amorphous silicon layer (for example, using excimer laser annealing) to form a polysilicon layer.
As shown in
S2: performing a doping with a first conductivity type (1D) on the active layer 2 before forming the first insulating layer 3 (S3).
As shown in
As shown in
As shown in
Since the projection of the third insulating layer 7 between the first electrode 5 and the second electrode 8 on the substrate 1 does not overlap with the projection of the active layer 2 on the substrate 1, hydrogen does not need to pass through the third insulating layer 7 into the active layer 2, this can shorten the diffusion distance of hydrogen, improve the hydrogenation effect, and thus improve the performance of the transistor.
Embodiments of the present disclosure also provide a display panel including the array substrate as described above. Embodiments of the present disclosure also provide a method for fabricating a display panel, including the method for fabricating an array substrate as described above.
The display device provided by the embodiment of the present disclosure may be any display product, component such as a display panel, a mobile phone, a tablet computer, a television, a notebook computer, a digital photo frame, a navigator, and the like.
Having described certain specific embodiments, these embodiments have been presented by way of example only, and are not intended to limit the scope of the present disclosure. Indeed, the novel embodiments described herein may be embodied in various other forms, furthermore, various omissions, substitutions, and changes in the form of the embodiments described herein may be made without departing from the spirit of the disclosure. The accompanying claims and their equivalents are intended to cover such forms or modifications as would fall within the scope and spirit of the disclosure.
Number | Date | Country | Kind |
---|---|---|---|
201810115232.X | Feb 2018 | CN | national |