Claims
- 1. An associative bubble memory register apparatus comprising in combination:
- a plurality of registers on a chip, each register of said plurality of registers being comprised of magnetic bubble domains, each magnetic bubble domain having a predetermined bubble size, each register of said plurality of registers forming an open propagation storage loop, said storage loop being capable of storing a predetermined number of bits, and
- a plurality of decoder units respectively connected to said plurality of registers, each decoder unit of said plurality of decoder units being connected respectively to only one register of said plurality of registers, said plurality of decoder units respectively receiving a predetermined number of conductor lines, said conductor lines providing access to the register content, said conductor lines providing the capability of reading and writing words into and out of said plurality of registers.
- 2. An associative bubble memory register apparatus as described in claim 1 further including a plurality of arithmetic logic units respectively connected to each decoder unit of said plurality of decoder units for the simultaneous performance of logical operations on the array of words stored with said plurality of registers, said plurality of arithmetic logic units receiving a predetermined number of control lines, said predetermined number of control lines carrying the control signal to control the logical operations within each arithmetic logic unit of said plurality of arithmetic logic units, and,
- a plurality of correlator units respectively connected to said plurality of arithmetic logic units, said plurality of correlator units respectively receiving data from said plurality of decoder units, said plurality of correlator units being respectively connected to said plurality of registers, said plurality of correlator units being utilized to locate and identify a specific word stored in said plurality of registers.
- 3. An associative bubble memory register apparatus as described in claim 2 wherein said predetermined number of control lines equal four.
- 4. An associative bubble memory register apparatus as described in claim 2 wherein a plurality of control lines are utilized by said bubble memory register apparatus, said plurality of control lines equals eight.
- 5. An associative bubble memory register apparatus as described in claim 1 wherein said plurality of registers comprises 256 magnetic bubble domain storage registers per chip.
- 6. An associative bubble memory register apparatus as described in claim 1 wherein said predetermined number of bits equals 512 bits per storage loop for a total memory of 128 kilobits.
- 7. An associative bubble memory register apparatus as described in claim 1 wherein said predetermined bubble size is 0.5 .mu.m.
STATEMENT OF GOVERNMENT INTEREST
The invention described herein may be manufactured and used by or for the Government for governmental purposes without the payment of any royalty thereon.
US Referenced Citations (7)