Claims
- 1. A method for operating a non-volatile memory cell comprising the steps of:
- providing the non-volatile memory cell, wherein said memory cell comprises:
- heavily doped source and drain regions formed in a layer of semiconductor, said source and drain regions spaced by a channel region;
- a lightly doped source region formed adjacent said heavily doped source region;
- a lightly doped drain region formed adjacent said heavily doped drain region;
- a floating gate conductor insulatively overlying said channel region and insulatively overlying said lightly doped drain region but not substantially overlying said lightly doped source region; and
- a control gate conductor capacitively coupled with said floating gate conductor; and
- programming said non-volatile memory cell by applying a first selected voltage to said control gate, a second selected voltage to said heavily doped source region and a third selected voltage to said heavily doped drain region wherein the application of said selected voltages creates a high electric field adjacent said lightly doped source region thereby injecting electrons from said lightly doped source region onto said floating gate;
- wherein said non-volatile memory cell is further read by applying about five volts to said control gate, applying about zero volts to said heavily doped source region and applying about 1.5 volts to said heavily doped drain region.
- 2. The method of claim 1 wherein:
- said first selected voltage comprises about 12 volts;
- said second selected voltage comprises about 0 volts; and
- said third selected voltage comprises about 5 volts.
- 3. The method of claim 1 wherein said non-volatile memory cell is further erased by applying said selected voltages such that electrons travel from said floating gate to said heavily doped drain region.
Parent Case Info
This is a division of application Ser. No. 07/723,700, filed Jun. 25, 1991, now U.S. Pat. No. 5,202,576 issued Apr. 13, 1993.
US Referenced Citations (5)
Foreign Referenced Citations (4)
Number |
Date |
Country |
0273728 |
Jul 1988 |
EPX |
0331418 |
Sep 1989 |
EPX |
59-229874 |
Dec 1984 |
JPX |
174095 |
Dec 1991 |
TWX |
Non-Patent Literature Citations (1)
Entry |
D. L. Geriach et al., "Reliability Failure Mechanisms", 1990 International Electron Devices and Materials Symposium, Nov. 14-16, 1990, pp. 273-280. |
Divisions (1)
|
Number |
Date |
Country |
Parent |
723700 |
Jun 1991 |
|