The present invention relates generally to the field of fiber optic transceivers. More particularly, the invention relates to optoelectronic transceivers and optoelectronic receivers having avalanche photodiodes and to circuits for controlling avalanche photodiodes in optoelectronic transceivers and optoelectronic receivers.
In addition to the most basic functions described above, some transceiver platform standards involve additional functionality. Examples of this are the TX disable 13 and TX fault 14 pins described in the GBIC (Gigabit Interface Converter) standard. In the GBIC standard (SFF-8053), the TX disable pin allows the transmitter to be shut off by the host device, while the TX fault pin is an indicator to the host device of some fault condition existing in the laser or associated laser driver circuit. In addition to this basic description, the GBIC standard includes a series of timing diagrams describing how these controls function and interact with each other to implement reset operations and other actions. Most of this functionality is aimed at preventing non-eyesafe emission levels when a fault conditions exists in the laser circuit. These functions may be integrated into the laser driver circuit itself or in an optional additional integrated circuit 11. Finally, the GBIC standard for a Module Definition “4” GBIC also requires the EEPROM 10 to store standardized ID information that can be read out via a serial interface (defined as using the serial interface of the ATMEL AT24C01A family of EEPROM products) consisting of a clock 15 and data 16 line.
As an alternative to mechanical fiber receptacles, some prior art transceivers use fiber optic pigtails which are unconnectorized fibers.
Similar principles clearly apply to fiber optic transmitters or receivers that only implement half of the transceiver functions.
It is desirable to use avalanche photodiodes in some transceivers, because avalanche photodiodes have a sensitivity that is 10 dB greater than the sensitivity of the PIN diodes that have been used in previous transceivers. Avalanche photodiodes are characterized by avalanche breakdowns, which occur when the reverse-bias voltage applied to a particular avalanche photodiode is set to a particular value. The sensitivity of an avalanche diode is maximized when it is operated at a reverse-bias voltage that is a small increment below its avalanche voltage, which typically is approximately −50 volts. Unfortunately, avalanche voltages vary from one device to the next, and they also vary as a function of the temperature of the particular device. Therefore, to achieve maximum sensitivity, either the temperature of an avalanche photodiode must be controlled or else the reverse-bias voltage applied to the avalanche photodiode must be adjusted for different operating temperatures.
One prior art approach uses thermistors whose electrical resistance changes as a function of temperature to control the reverse-bias voltage applied to the avalanche photodiode. Under high-volume manufacturing conditions, however, this approach is not desirable because each receiver/transceiver has to be manually tuned to account for variations among thermistors and photodiodes.
Another prior art approach uses a temperature controller to maintain a steady operating temperature for the avalanche photodiode. This approach, however, is generally not feasible for pluggable optoelectronic transceivers/receivers because temperature controllers are typically too big to fit within such devices. For example, the dimensions for a pluggable optoelectronic transceiver specified by GBIC (Gigabit Interface Converter) standards are 1.2″×0.47″×2.6″, and the dimensions for an optoelectronic transceiver specified by SFP (Small Form Factor Pluggable) standards are 0.53″×0.37″×2.24″. As pluggable optoelectronic transceivers/transmitters become more and more compact, the use of temperature controller in these devices is becoming less and less feasible.
Accordingly, what is needed is a method and system to maintain desirable sensitivity of an avalanche photodiode over temperature variations.
The present invention is preferably implemented as an optoelectronic transceiver or optoelectronic receiver in which an avalanche photodiode is situated in a housing along with a power supply for supplying a reverse-bias voltage to the avalanche photodiode and an integrated circuit. The integrated circuit stores data specific to the avalanche photodiode, and it is configured to output a control signal to the power supply. In some embodiments, the optoelectronic transceiver or optoelectronic receiver also includes a temperature sensor in the housing for measuring the temperature of the avalanche photodiode and the integrated circuit is configured to process a signal from the temperature sensor. The temperature sensor may be a part of the integrated circuit, or else it may be a separate device located in the housing.
The integrated circuit typically includes nonvolatile memory for storing information relating to the avalanche photodiode; an interface with a host device for reading from and writing to the memory; analog to digital conversion circuitry for receiving analog signals, converting them to digital values and storing the digital values in the memory; logic for determining a control value; and digital to analog conversion circuitry for converting the control value to a control signal for the power supply. The logic in the integrated circuit determines the control value based in part on a temperature lookup table in the memory and also digital values associated with a signal from the temperature sensor. The present invention may also be implemented as an integrated circuit.
Another embodiment of the present invention is a method for controlling an optoelectronic transceiver or an optoelectronic receiver. The method includes steps for receiving an analog signal that corresponds to the temperature of the avalanche photodiode, converting the analog signal to a digital value for storage in memory, and generating a control signal to control the reverse-bias voltage of an avalanche photodiode from information stored in the memory.
Yet another embodiment of the present invention is a method for calibrating an optoelectronic transceiver or an optoelectronic receiver. The method includes steps for setting the temperature of the avalanche photodiode to a specified value, determining an optimal reverse-bias voltage for the avalanche photodiode, and storing digital values corresponding to the temperature and the optimal reverse-bias voltage in memory. In one embodiment, the optimal reverse-bias voltage is obtained by adjusting the reverse-bias voltage until the bit error rate for the avalanche photodiode is minimized. In another embodiment, the optimal reverse-bias voltage is approximated by adjusting the reverse-bias voltage until an avalanche breakdown occurs, reducing the reverse-bias voltage by an offset voltage, and storing digital values corresponding to the temperature and the reduced reverse-bias voltage in memory. The method may also include repeating the above steps at a number of specified temperatures in order to generate a temperature lookup table for storage in an integrated circuit of an optoelectronic transceiver or an optoelectronic receiver.
For a better understanding of the invention, reference should be made to the following detailed description taken in conjunction with the accompanying drawings, in which:
Preferred embodiments of the invention are described below. In the interest of clarity, not all features of an actual implementation are described. It will be appreciated that in the development of any such embodiment, numerous implementation-specific decisions must be made to achieve the developers' specific goals, such as compliance with system-related and business-related constraints, which will vary from one implementation to another. Moreover, it will be appreciated that such a development effort might be complex and time-consuming, but would nevertheless be a routine undertaking for those of ordinary skill in the art having the benefit of this disclosure.
A transceiver 100 based on the present invention is shown in
The controller IC 110 handles all low speed communications with a host device. These include the standardized pin functions such as Loss of Signal (LOS) 111, Transmitter Fault Indication (TX FAULT) 14, and the Transmitter Disable Input (TXDIS) 13. The controller IC 110 has a two wire serial interface 121, also called the memory interface, for reading and writing to memory mapped locations in the controller.
The interface 121 is coupled to host device interface input/output lines, typically clock (SCL) and data (SDA) lines, 15 and 16. In one embodiment, the serial interface 121 operates in accordance with the two wire serial interface standard that is also used in the GBIC and SFP (Small Form Factor Pluggable) standards. Other interfaces could be used in alternate embodiments. The two wire serial interface 121 is used for all setup and querying of the controller IC 11, and enables access to the optoelectronic transceiver's control circuitry as a memory mapped device. That is, tables and parameters are set up by writing values to predefined memory locations of one or more nonvolatile memory devices 120, 121, 128 (e.g., EEPROM devices) in the controller, whereas diagnostic and other output and status values are output by reading predetermined memory locations of the same nonvolatile memory devices 120, 122, 128. This technique is consistent with currently defined serial ID functionality of many transceivers where a two wire serial interface is used to read out identification and capability data stored in an EEPROM.
It is noted here that some of the memory locations in the memory devices 120, 122, 128 are dual ported, or even triple ported in some instances. That is, while these memory mapped locations can be read and in some cases written via the serial interface 121, they are also directly accessed by other circuitry in the controller IC 110. For instance, certain “margining” values stored in memory 120 are read and used directly by logic 134 to adjust (i.e., scale upwards or downwards) drive level signals being sent to the digital to analog output devices 123. Similarly, there are flags stored memory 128 that are (A) written by logic circuit 131, and (B) read directly by logic circuit 133. An example of a memory mapped location not in the memory devices but that is effectively dual ported is the output or result register of clock 132. In this case the accumulated time value in the register is readable via the serial interface 121, but is written by circuitry in the clock circuit 132.
In addition to the result register of the clock 132, other memory mapped locations in the controller may be implemented as registers at the input or output of respective sub-circuits of the controller. For instance, the margining values used to control the operation of logic 134 may be stored in registers in or near logic 134 instead of being stored within memory device 128.
As shown in
In some embodiments, the controller IC 110 includes mechanisms to compensate for temperature dependent characteristics of the laser. This is implemented in the controller IC 110 through the use of temperature lookup tables 122 that are used to assign values to the control outputs as a function of the temperature measured by a temperature sensor 125 within the controller IC 110. In other embodiments, the controller IC 110 may use digital to analog converters with voltage source outputs or may even replace one or more of the digital to analog converters 123 with digital potentiometers to control the characteristics of the laser driver 105. It should also be noted that while
In addition to the connection from the controller IC 110 to the laser driver 105,
The digitized quantities stored in memory mapped locations within the controller IC include, but are not limited to, the laser bias current, transmitted laser power, and received power as well corresponding limit values, flag values, and configuration values (e.g., for indicating the polarity of the flags).
As shown in
Referring again to
The controller IC 110 also receives a temperature input signal from a temperature sensor 210. The temperature sensor may be incorporated into the controller IC 110 or, as shown in
The temperature lookup table 122 (
Resistor 610-2 increases the dynamic range of the avalanche photodiode 206 by providing a voltage drop that is proportional to the current through the avalanche photodiode and hence to the intensity of the optical signals received by the avalanche photodiode. The voltage drop reduces the reverse bias voltage for the avalanche photodiode, and in turn reduces the current gain in the photodiode and consequently limits the current through the avalanche photodiode to prevent the avalanche photodiode from being overloaded by strong optical signals. The use of a resistor placed in series with an avalanche photodiode to increase the dynamic range of the avalanche photodiode is described in U.S. provisional application 60/355,024 entitled High Dynamic Range Optical Signal Receiver, filed Feb. 8, 2002, which is hereby incorporated by reference. Other means for increasing the dynamic range of an avalanche photodiode may also be used.
The avalanche photodiode power supply also must provide a means by which the reverse-bias voltage VAPD can be set during the operation and calibration of the optoelectronic transceiver 100. In one embodiment, the transceiver controller IC 110 adjusts the voltage level in the feedback loop of the power supply by connecting one of the digital to analog converter/current-sinks of the controller IC 110 to a voltage divider node 620 in the feedback loop of the avalanche power supply.
The current mirror monitor circuit 204 must be capable of withstanding a maximum avalanche photodiode voltage of 70 volts and a maximum current of 3 mA. In the embodiment shown in
The entries in the temperature lookup table 122 (
27
26
25
24
23
22
22
21
20
22
While the combination of all of the above functions is desired in some embodiments of this transceiver controller, it should be obvious to one skilled in the art having the benefit of this disclosure that a device which only implements a subset of these functions would also be of great use. Similarly, the present invention is also applicable to optoelectronic receivers, and thus is not solely applicable to transceivers. Finally, it should be pointed out that the controller of the present invention is suitable for application of multichannel optical links.
The foregoing descriptions of specific embodiments of the present invention are presented for purposes of illustration and explanation. The embodiments were chosen and described in order to best explain the principles of the invention and its practical applications, to thereby enable others skilled in the art to best utilize the invention. They are not intended to be exhaustive or to limit the invention to the precise forms disclosed. Various modifications may occur to those skilled in the art having the benefit of this disclosure without departing from the inventive concepts described herein. Accordingly, it is the claims, not merely the foregoing illustration, that are intended to define the exclusive rights of the invention.
The present application claims priority to U.S. Provisional Patent Application filed Feb. 12, 2002, Ser. No. 60/357,075, which is incorporated herein by reference. This application is related to copending U.S. patent application Ser. No. 09/777,917 filed Feb. 5, 2001, which is incorporated herein by reference.
Number | Name | Date | Kind |
---|---|---|---|
3697860 | Baker | Oct 1972 | A |
4292514 | Ohtomo | Sep 1981 | A |
4331913 | Sparber | May 1982 | A |
4659997 | Ferland et al. | Apr 1987 | A |
5184272 | Suda et al. | Feb 1993 | A |
5278404 | Yeates | Jan 1994 | A |
5481104 | Miller et al. | Jan 1996 | A |
5929982 | Anderson | Jul 1999 | A |
5953690 | Lemon et al. | Sep 1999 | A |
6031219 | Shuke | Feb 2000 | A |
6157022 | Maeda et al. | Dec 2000 | A |
6188059 | Nishiyama et al. | Feb 2001 | B1 |
6313459 | Hoffe et al. | Nov 2001 | B1 |
6333804 | Nishiyama et al. | Dec 2001 | B1 |
6538790 | Hatakeyama et al. | Mar 2003 | B1 |
6643472 | Sakamoto et al. | Nov 2003 | B1 |
6888863 | Chen et al. | May 2005 | B1 |
Number | Date | Country |
---|---|---|
1 006 591 | Jun 2000 | EP |
1006591 | Jun 2000 | EP |
1372261 | Dec 2003 | EP |
58073251 | May 1983 | JP |
05129857 | May 1993 | JP |
Number | Date | Country | |
---|---|---|---|
20030210917 A1 | Nov 2003 | US |
Number | Date | Country | |
---|---|---|---|
60357075 | Feb 2002 | US |