The invention relates generally to semiconductor device fabrication and, in particular, to device structures for a varactor, methods of forming device structures for a varactor, and design structures for a varactor.
Semiconductor devices known as varactors have a capacitance that can be varied by varying a bias voltage applied from a back electrode. Varactors are found in many complementary metal-oxide-semiconductor (CMOS) integrated circuits in circuit designs for certain applications, such as radiofrequency (RF) communications and RF wireless applications. Varactors are particularly useful as active elements in parametric circuits, such as oscillation circuits like voltage-controlled oscillators, in which the capacitance tunability of the varactor is advantageously used to tune the circuit's oscillation frequency.
Device structures, fabrication methods, and design structures are needed that improve upon conventional varactors.
According to one embodiment of the present invention, a device structure for a varactor includes a dielectric layer, a first electrode on the dielectric layer, and a semiconductor body on the first electrode. The semiconductor body is comprised of a silicon-containing semiconductor material in an amorphous state or a polycrystalline state and doped to have n-type conductivity or p-type conductivity. The device structure further includes an electrode insulator on the semiconductor body and a second electrode on the electrode insulator.
According to another embodiment of the present invention, a method of fabricating a device structure includes forming a first conductive layer on a dielectric layer and forming a semiconductor layer on the first conductive layer. The semiconductor layer is comprised of a silicon-containing semiconductor material in an amorphous state or a polycrystalline state. The method further includes forming an insulator layer on the semiconductor layer and forming a second conductive layer on the insulator layer.
According to another embodiment of the present invention, a design structure is provided that is readable by a machine used in design, manufacture, or simulation of an integrated circuit. The design structure includes a dielectric layer, a first electrode on the dielectric layer, and a semiconductor body on the first electrode. The semiconductor body is comprised of a silicon-containing semiconductor material in an amorphous state or a polycrystalline state and doped to have n-type conductivity or p-type conductivity. The design structure further includes an electrode insulator on the semiconductor body and a second electrode on the electrode insulator. The design structure may comprise a netlist. The design structure may also reside on storage medium as a data format used for the exchange of layout data of integrated circuits. The design structure may reside in a programmable gate array.
The accompanying drawings, which are incorporated in and constitute a part of this specification, illustrate various embodiments of the invention and, together with a general description of the invention given above and the detailed description of the embodiments given below, serve to explain the embodiments of the invention.
With reference to
An integrated circuit, which includes devices such as the representative active device 14, is fabricated by front-end-of-line (FEOL) processes in and on the substrate 12. The active device 14 is illustrated as a field-effect transistor having a gate stack 16 residing on a top surface 12a of the substrate 12 and source/drain regions 18, 20 in the semiconductor material of the substrate 12. One of the source/drain regions 18, 20 is a source for the device structure and the other of the source/drain regions 18, 20 is a drain for the device structure. Device designs for field-effect transistors and the details of FEOL processing are familiar to a person having ordinary skill in the art.
Shallow trench isolation regions 22 are also present in the substrate 12. The trench isolation regions 22 may be shallow trench isolation (STI) regions formed by defining interconnected trenches with photolithography and etching processes, depositing an electrical insulator to fill the trenches, and planarizing the electrical insulator relative to the top surface 12a using a chemical mechanical polishing (CMP) process. The trench isolation regions 22 may be comprised of a dielectric material, such as an oxide of silicon or tetraethylorthosilicate (TEOS), deposited by chemical vapor deposition (CVD).
The BEOL interconnect structure 10 interconnects active devices 14 of the integrated circuit and may provide circuit-to-circuit connections, or may establish contacts with input and output terminals. The local interconnect level 24, wiring level 26, and via level 27 of the BEOL interconnect structure 10 are disposed in a vertically-stacked arrangement. The BEOL interconnect structure 10 may include additional wiring levels and via levels (not shown) above wiring level 26. Wiring level 26 may represent the first wiring level that is closest to the substrate 12 in the stacked arrangement.
Local interconnect level 24 includes a dielectric layer 30 and a plurality of contacts 31, 32 residing in contact holes extending vertically through the dielectric layer 30. Wiring level 26, which may represent the first wiring level of the BEOL interconnect structure 10, includes a dielectric layer 34 and a plurality of wires 36, 37, 38, 39 residing in trenches defined in the dielectric layer 34. Wires 36, 37 are coupled with the active device 14 by contacts 31, 32. Via level 27 includes a dielectric layer 40 and via plugs (not shown) residing in vias extending vertically through the dielectric layer 40. An additional dielectric layer (not shown) may be present between the dielectric layers 34, 40 and may function as an etch stop.
Dielectric layer 30 may be comprised of an insulating material, such as silicon dioxide, phosphosilicate glass (PSG), or borophosphosilicate glass (BPSG), deposited on the top surface 12a. Contacts 31, 32 may be comprised of a conductive material, such as tungsten, deposited in openings defined in the dielectric layer 30 by photolithography and etching processes and aligned with, in this instance, the source/drain regions 18, 20 of active device 14.
The wires 36, 37, 38, 39 and the via plugs in dielectric layer 40 may be comprised of a conductive material, such as copper (Cu), aluminum (Al), alloys (e.g., AlCu) and other similar metals, deposited in trenches and openings defined in the dielectric layers 34, 40 by a damascene process. One or more liner layers (not shown) may be applied that separate the conductive and insulator materials. The liner layer may be composed of a conductor such as tantalum (Ta), tantalum nitride (TaN), titanium (Ti), titanium nitride (TiN), bilayers of these conductors, or another suitable conductor with material properties appropriate to operate as a diffusion barrier and/or an adhesion promoter.
Dielectric layers 34, 40 may comprise one or more organic or inorganic insulating materials deposited by sputtering, spin-on application, CVD, plasma enhanced CVD (PECVD), etc. The dielectric layers 34, 40 may also comprise layered combinations of two or more organic and inorganic insulating materials. Candidate inorganic insulating materials may include, but are not limited to, silicon dioxide, fluorine-doped silicon glass (FSG), and combinations of these dielectric materials. The dielectric layers 34, 40 may be comprised of one or more insulating materials with a relative permittivity or dielectric constant (i.e., low-k) smaller than the dielectric constant of silicon dioxide. Candidate low-k insulating materials include, but are not limited to, porous and nonporous spin-on organic low-k dielectrics, such as spin-on aromatic thermoset polymer resins, and porous and nonporous inorganic low-k dielectrics, such as organosilicate glasses, hydrogen-enriched silicon oxycarbide (SiCOH), and carbon-doped oxides.
With reference to
Layer 44 is a conductive layer that may be comprised of the same conductors as the wires 36, 37, 38, 39. Layer 44 may include cladding on one or more sidewalls that is comprised of the same materials as the liner layers that clad wires 36, 37, 38, 39.
Layer 48 may be comprised of either a polycrystalline semiconductor material or an amorphous semiconductor material that contains primarily silicon in its composition. In one embodiment, layer 48 may comprise amorphous silicon deposited by PECVD. Following deposition in the amorphous state and as discussed hereinbelow, layer 48 may be annealed to convert the deposited material from the amorphous state to the polycrystalline state. Semiconductor material in an amorphous state has an atomic arrangement that lacks periodicity and long-range crystallographic order. In the amorphous state, the semiconductor material may be passivated by hydrogen. Semiconductor material in a polycrystalline state is characterized by long-range order only within grains of limited volume that are separated by grain boundaries and randomly connected to form a solid.
Layer 46 is a conductive layer that may comprise a metal that is capable of forming a low temperature silicide with the semiconductor material of layer 48. The layer of silicide-forming metal may be a blanket layer deposited by, for example, CVD or physical vapor deposition (PVD). In various embodiments, candidate silicide-forming metals include, but are not limited to, nickel (Ni) or titanium (Ti), each of which has a sintering temperature of 450° C. or less and is characterized in the silicide state by a resistivity in a range of 10 μΩ-cm to 20 μΩ-cm.
Layer 50 may be comprised of an electrical insulator, such as SiO2, deposited by atomic layer deposition (ALD), PECVD, or CVD. Layer 52 is a conductive layer that may be comprised of doped polycrystalline silicon (polysilicon), a silicide, a metal, layered stacks of these materials, or any other suitable conductor capable of being deposited by, for example, CVD or PVD. In one embodiment, layer 50 may be comprised of one or more materials capable of forming a gate dielectric in a transistor construction and layer 52 may be comprised of one or more materials capable of forming a gate electrode for a transistor construction.
With reference to
With reference to
With reference to
With reference to
In one embodiment, the ions 68 may comprise an impurity species from Group V of the Periodic Table (e.g., phosphorus (P), arsenic (As), or antimony (Sb)) that is effective to heavily dope the semiconductor material of the doped regions 64, 66 with n-type conductivity. Alternatively, the ions 68 may comprise an impurity species from Group III of the Periodic Table (e.g., boron (B), aluminum (Al), gallium (Ga), or indium (In)) that is effective to heavily dope the semiconductor material of the doped regions 64, 66 with p-type conductivity. The semiconductor body 58 may be oppositely doped so that p-n junctions are defined at the transition between the semiconductor materials of different conductivity type and a channel is defined between the doped regions 64, 66.
The semiconductor body 58 may be annealed, e.g., laser annealed, to electrically activate the dopant, as well as to convert the semiconductor material to a polycrystalline state (e.g., to convert amorphous silicon to polysilicon). In one embodiment, the activation and conversion may be accomplished using excimer laser crystallization, e.g., heating with laser radiation from a XeCl eximer laser. The excimer laser crystallization can localize the heating to the semiconductor body 58 so as to minimize damage to the wire 62.
The annealing may also simultaneously convert the silicide-forming layer 60 to a silicide layer 69 by a silicidation process that forms a silicide phase by reacting the metal in the silicide-forming layer 60 with the adjacent semiconductor material of the semiconductor body 58. Preferably, the entire silicide-forming layer 60 is converted to the silicide layer 69, but some residual unreacted metal may remain. The silicide layer 69 may function to reduce the contact resistance between the semiconductor body 58 and the wire 62.
A device structure 70 for a varactor is defined that includes the upper electrode 54 on the top surface 58a of the semiconductor body 58, the doped regions 64, 66 in the semiconductor body 58, a channel 65 in the semiconductor body 58 between the source/drain regions 64, 66, the silicide layer 69, and the wire 62 as a back electrode that can be biased relative to upper electrode 54 for varying the device capacitance. The wire 62 constituting the back electrode has a lower resistance (i.e., a higher conductivity) than the substrate (e.g., a silicon substrate) constituting the back electrode in a conventional MOS varactor fabricated using FEOL processing.
With reference to
In particular, the BEOL interconnect structure 10 includes a via level 28 and a wiring level 29 that include conductive features that are coupled with different portions of the device structure 70 for incorporating the device structure 70 into an integrated circuit. To that end, dielectric layers 72, 73 are deposited that cover the device structure 70 and that may be planarized to remove topography caused by the device structure 70. The dielectric layers 72, 73 may be comprised of any of the insulating materials constituting dielectric layers 34, 40. Vias and trenches are respectively defined in the dielectric layers 72, 73 using photolithography and etching processes, filled with a conductor, and planarized using CMP to define via plugs 76, 77, 78 in dielectric layer 72 and wires 74, 75 in dielectric layer 73. The wires 74, 75 and via plugs 76, 77, 78 may be respectively comprised of any of the same conductive materials constituting the wires 36, 37, 38, 39 and via plugs 31, 32.
Via plug 76 couples wire 74 with the wire 62 representing the lower electrode of the device structure 70. The contact between the lower end of the via plug 76 and a top surface 62a of the wire 62 is direct. Via plugs 77, 78 couple wire 75 with the upper electrode 54 of the device structure 70. Although not depicted in
Wiring level 29 may represent the second wiring level that is separated from the substrate 12 by wiring level 26 in the stacked arrangement. However, additional via and wiring levels (not shown) may be interposed between wiring level 26 and wiring level 29. The device structure 70 is interposed between the different wiring levels 26, 29 in the BEOL interconnect structure 10. Positioning the device structure 70 at a location in the BEOL interconnect structure 10 remote from the substrate 12 has the benefit of elevating the ratio of inductive reactance to resistance at a given frequency or quality factor (Q). The quality factor may increase with increasing distance from the substrate 12 as the device structure 70 is formed in higher wiring levels more remote from the substrate 12. The wire 62 representing the lower electrode of the device structure 70 is not fabricated by an FEOL process using a portion of the substrate 12 nor is any other component of the device structure fabricated by an FEOL process.
With reference to
With reference to
Wire 82 is formed in a trench of nominally equivalent complementary dimensions and geometrical shape defined in the dielectric layer 73. In comparison with wire 74, wire 82 is lengthened and geometrically shaped so as to surround or encircle the upper electrode 54. Wire 82 may form a closed geometrical shape, such as a rectangle or circle, because wire 84 is located in a different wiring level. Via plugs 92, 93 are formed in vias that extend from the wire 82 through the dielectric layer 72 to wire 62 forming the lower electrode.
Wires 82, 84 may be comprised of the same conductive materials as wires 74, 75 and may be fabricated using the same processes used to form wires 74, 75. Dielectric layers 85, 86 may be comprised of the same insulating materials as dielectric layers 34, 40, 72, 73 and may be deposited using the same process used to deposit dielectric layers 34, 40, 72, 73.
In an alternative embodiment, wire 74 (
With reference to
Design flow 100 may vary depending on the type of representation being designed. For example, a design flow 100 for building an application specific IC (ASIC) may differ from a design flow 100 for designing a standard component or from a design flow 100 for instantiating the design into a programmable array, for example a programmable gate array (PGA) or a field programmable gate array (FPGA) offered by Altera® Inc. or Xilinx® Inc.
Design process 104 preferably employs and incorporates hardware and/or software modules for synthesizing, translating, or otherwise processing a design/simulation functional equivalent of the components, circuits, devices, or logic structures shown in
Design process 104 may include hardware and software modules for processing a variety of input data structure types including netlist 106. Such data structure types may reside, for example, within library elements 108 and include a set of commonly used elements, circuits, and devices, including models, layouts, and symbolic representations, for a given manufacturing technology (e.g., different technology nodes, 32 nm, 45 nm, 90 nm, etc.). The data structure types may further include design specifications 110, characterization data 112, verification data 114, design rules 116, and test data files 118 which may include input test patterns, output test results, and other testing information. Design process 104 may further include, for example, standard mechanical design processes such as stress analysis, thermal analysis, mechanical event simulation, process simulation for operations such as casting, molding, and die press forming, etc. One of ordinary skill in the art of mechanical design can appreciate the extent of possible mechanical design tools and applications used in design process 104 without deviating from the scope and spirit of the invention. Design process 104 may also include modules for performing standard circuit design processes such as timing analysis, verification, design rule checking, place and route operations, etc.
Design process 104 employs and incorporates logic and physical design tools such as HDL compilers and simulation model build tools to process design structure 102 together with some or all of the depicted supporting data structures along with any additional mechanical design or data (if applicable), to generate a second design structure 120. Design structure 120 resides on a storage medium or programmable gate array in a data format used for the exchange of data of mechanical devices and structures (e.g., information stored in an IGES, DXF, Parasolid XT, JT, DRG, or any other suitable format for storing or rendering such mechanical design structures). Similar to design structure 102, design structure 120 preferably comprises one or more files, data structures, or other computer-encoded data or instructions that reside on transmission or data storage media and that when processed by an ECAD system generate a logically or otherwise functionally equivalent form of one or more of the embodiments of the invention shown in
Design structure 120 may also employ a data format used for the exchange of layout data of integrated circuits and/or symbolic data format (e.g. information stored in a GDSII (GDS2), GL1, OASIS, map files, or any other suitable format for storing such design data structures). Design structure 120 may comprise information such as, for example, symbolic data, map files, test data files, design content files, manufacturing data, layout parameters, wires, levels of metal, vias, shapes, data for routing through the manufacturing line, and any other data required by a manufacturer or other designer/developer to produce a device or structure as described above and shown in
The method as described above is used in the fabrication of integrated circuit chips. The resulting integrated circuit chips can be distributed by the fabricator in raw wafer form (that is, as a single wafer that has multiple unpackaged chips), as a bare die, or in a packaged form. In the latter case, the chip is mounted in a single chip package (such as a plastic carrier, with leads that are affixed to a motherboard or other higher level carrier) or in a multichip package (such as a ceramic carrier that has either or both surface interconnections or buried interconnections). In any case the chip is then integrated with other chips, discrete circuit elements, and/or other signal processing devices as part of either (a) an intermediate product, such as a motherboard, or (b) an end product. The end product can be any product that includes integrated circuit chips, ranging from toys and other low-end applications to advanced computer products having a display, a keyboard or other input device, and a central processor.
It will be understood that when an element is described as being “connected” or “coupled” to or with another element, it can be directly connected or coupled to the other element or, instead, one or more intervening elements may be present. In contrast, when an element is described as being “directly connected” or “directly coupled” to another element, there are no intervening elements present. When an element is described as being “indirectly connected” or “indirectly coupled” to another element, there is at least one intervening element present.
The descriptions of the various embodiments of the present invention have been presented for purposes of illustration, but are not intended to be exhaustive or limited to the embodiments disclosed. Many modifications and variations will be apparent to those of ordinary skill in the art without departing from the scope and spirit of the described embodiments. The terminology used herein was chosen to best explain the principles of the embodiments, the practical application or technical improvement over technologies found in the marketplace, or to enable others of ordinary skill in the art to understand the embodiments disclosed herein.
Number | Name | Date | Kind |
---|---|---|---|
6268779 | van Zeijl | Jul 2001 | B1 |
6429066 | Brown et al. | Aug 2002 | B1 |
7145218 | Eshun | Dec 2006 | B2 |
7585722 | Edelstein et al. | Sep 2009 | B2 |
7714391 | Kim et al. | May 2010 | B2 |
7750408 | He et al. | Jul 2010 | B2 |
7812694 | Ding et al. | Oct 2010 | B2 |
7816197 | Kim et al. | Oct 2010 | B2 |
7943404 | Ding et al. | May 2011 | B2 |
8008748 | Collins et al. | Aug 2011 | B2 |
8028406 | Ding et al. | Oct 2011 | B2 |
8053866 | Welch et al. | Nov 2011 | B2 |
8089135 | Lindgren et al. | Jan 2012 | B2 |
8171435 | He et al. | May 2012 | B2 |
20040206999 | Hyde et al. | Oct 2004 | A1 |
20080102550 | Kook et al. | May 2008 | A1 |
20090134492 | Morris, III et al. | May 2009 | A1 |
20100230735 | Zhu | Sep 2010 | A1 |
20110193197 | Farooq et al. | Aug 2011 | A1 |
20110193221 | Hu et al. | Aug 2011 | A1 |
20110193235 | Hu et al. | Aug 2011 | A1 |
20110204969 | Chen et al. | Aug 2011 | A1 |
20110254160 | Tsai et al. | Oct 2011 | A1 |
Entry |
---|
Tai et al., Degradation of Capacitance-Voltage Characteristics Induced by Self-Heating Effect in Poly-Si TFTs, Electrochemical and Solid-State Letters, 9 (6) G208-G210 (2006). |
Ying-Shau Chuang, “Electrical mechanism on Low Temperature Polycrystalline Silicon TFT and Nonvolatile memory TFT”, Thesis, National Sun Yat-sen University (Taiwan) Jun. 25, 2012. |
Number | Date | Country | |
---|---|---|---|
20140097434 A1 | Apr 2014 | US |