The present invention pertains to flat panel liquid crystal display (LCD) panels and, more specifically, to a gateline driver for a LCD panel.
Thin-film transistor liquid-crystal display (TFT-LCD) panels are known in the art. As shown in
In recent years, amorphous silicon gate drivers (ASGDs), which are integrated circuits (ICs) directly fabricated on the same substrate that supports the pixel array, are replacing silicon-chip gate driver ICs for gate-line driving of the LCD display. The ASGD technology allows for fewer external components, thus reducing the cost of manufacturing.
As shown in
The SRs in the shift register module 70 are connected in a cascade manner. When a pulse Vst indicating the beginning of a frame arrives at the first shift register SR001, SR001 provides an output pulse to the first gate line, Gateline001, in response to a clock signal Vck. The same output pulse is also provided to the input terminal of the second shift register SR002. In response to the inverted clock signal xVck, the second shift register SR002 provides an output pulse to the second gate line, Gateline002. The output pulse from SR002 is also provided to the input terminal of the third shift register SR003 so that an output pulse from SR003 is provided to the third gate-line, Gateline003, in response to the clock signal Vck. In this manner, every gate line receives a positive voltage pulse in sequence. The odd-numbered SRs are operated in synchronization with the clock signal Vck, whereas the even-numbered SRs are operated in synchronization with the inverted clock signal xVck. A time sequence of Vck, xVck, Vst and SR outputs is shown in
Since SRs are connected in a cascade manner, one defective or failed SR would effectively disable all of the subsequent SRs in the shift register module 70. For that reason, a defective SR must be replaced whenever it occurs. However, since the gate driver is fabricated on the same substrate that supports the display pixel array, replacing one SR would mean discarding the entire display panel altogether. This is very cost ineffective.
Thus, it is advantageous and desirable to provide a method and device for repairing the shift register module while other components of the display panel are preserved.
The present invention provides a method for repairing a main shift register module by providing a backup shift register thereto. The main shift register module has a plurality of odd-numbered shift registers and a plurality of even-numbered shift registers connected in a cascade link. The backup SR module is fabricated on the same substrate that supports the main shift register module. The backup shift register module contains at least a first backup shift register and a second backup shift register. A normally open connectable link is provided between the input of the first backup shift register and the input of each odd-numbered shift register, and between the output of the first backup shift register and the input of each even-numbered of the main shift register module. Likewise, a normally open connectable link is provided between the input of the second backup shift register and the input of each even-numbered shift register, and between the output of the second backup shift register and the input of each odd-numbered shift register of the main shift register module. If one odd-numbered shift register in the main shift register module is defective, the input and output of the defective shift register are disconnected from the cascade link. At the same time, the link between the input of the defective shift register and input of the first backup register is connected and the link between the input of the subsequent even-numbered shift register and the output of the first backup register is connected. Likewise, if one even-numbered shift register in the main shift register module is defective, the input and output of the detective shift register are disconnected from the cascade link. At the same time, the link between the input of the defective shift register and input of the second backup register is connected and the link between the input of the subsequent odd-numbered shift register and the output of the second backup register is connected.
The above and other objects, features and advantages of the invention will become apparent from a consideration of the subsequent detailed description presented in connection with accompanying drawings, in which:
a) is a schematic drawing of shift registers in a prior art gateline driving circuit;
b) shows signal waveforms of Vck, xVck, Vst and shift register outputs;
The present invention can be achieved in numerous ways, particularly through the following exemplary embodiments.
The circuit diagram of the first embodiment of the invention is shown in
The interconnection between the backup module 120 and the main module 110 is such that the input of each backup SR is connected to the input of the corresponding SR in the main module by a normally open link.
In normal operation, there is no output from any of the backup SRs, because the connection links between the backup SRs and the SRs in the main module are all open, as indicated by open circles.
If the main SR module is functioning properly, the backup SR module does not perform any function. However, if one or more of the SRs in the main SR module become defective, the defective SRs can be bypassed and replaced with a corresponding backup SRs in the backup module. This is accomplished by connecting the defective SRs to the corresponding backup SRs.
As shown in
The circuit diagram of the second embodiment of the invention is shown, as an example, in
In the example of
As shown in
In normal operation, there is no electrical linkage between the backup module and the main module because the connection links are normally open, as indicated by open circles. However, if one of the SRs in the main module becomes defective, the defective SR can be bypassed and replaced with a backup SR.
If the defective SR is an odd-numbered SR such as the third SR, SR003, as shown in
If the defective SR is an even-numbered such as the fourth SR, SR004, as shown in
As illustrated in
In sum, the present invention provides a gate-line driver for use in a display panel. The gate-line driver comprises:
a main shift register module having a plurality of N shift registers, where N is an integer greater than one, each register having an input and an output and wherein the shift registers are interconnected in a cascade link such that the input of a shift register k is connected to the output of a shift register k−1 with k<N; and
a backup shift register module having at least a first backup shift register and a second shift register, wherein
for each shift register i among the N shift registers, a normally open connectable link is positioned between the input of the shift register i and the input of the first backup shift register, and a normally open connectable link is positioned between the input of the shift register i+1 and the output of the first backup shift register, where i is a positive odd integer from 1 to N if N is odd and from 1 to N−1 if N is even; and
for each shift register j among the N shift registers, a normally open connectable link is positioned between the input of the shift register j and the input of the second backup shift register, and a normally open connectable link is positioned between the input of the shift register j+1 and the output of the second backup shift register, where j is a positive odd integer from 2 to N if N is even and from 2 to N−1 if N is odd, so that
if the shift register i is defective, the link between the input of the shift register i and the input of the first backup register is connected, the link between the input of the shift register i+1 and the output of the first backup register is connected, and the input and the output of the shift register i are disconnected from the cascade link, and
if the shift register j is defective, the link between the input of the shift register j and the input of the second backup register is connected, the link between the input of the shift register j+1 and the output of the second backup register is connected, and the input and the output of the shift register j are disconnected from the cascade link.
The present invention also provides a method for repairing a gate-line driver for use in a display panel, the gate-line driver comprising a shift register module having a plurality of N shift registers, where N is an integer greater than one, each register having an input and an output and wherein the shift registers are interconnected in a cascade link such that the input of a shift register k is connected to the output of a shift register k−1 with k being a positive integer smaller than N. The method comprises the steps of:
1) interconnecting a backup shift register module to the shift register module, the backup shift register module having at least a first backup shift register and a second shift register, such that
for each shift register i among the N shift registers,
a normally open connectable link is positioned between the input of the shift register i and the input of the first backup shift register, and
for each shift register j among the N shift registers,
a normally open connectable link is positioned between the input of the shift register j and the input of the second backup shift register, and
2) if the shift register i is defective, connecting the link between the input of the shift register i and the input of the first backup register, connecting the link between the input of the shift register i+1 and the output of the first backup register, and disconnecting the input and the output of the shift register i from the cascade link, and
if the shift register j is defective, connecting the link between the input of the shift register j and the input of the second backup register, connecting the link between the input of the shift register j+1 and the output of the second backup register, and disconnecting the input and the output of the shift register j from the cascade link.
Although the invention has been described with respect to one or more embodiments thereof, it will be understood by those skilled in the art that the foregoing and various other changes, omissions and deviations in the form and detail thereof may be made without departing from the scope of this invention.
The present invention is based on and claims priority to U.S. Provisional Patent Application No. 60/727,885, filed Oct. 18, 2005.
Number | Name | Date | Kind |
---|---|---|---|
5410583 | Weisbrod et al. | Apr 1995 | A |
5434899 | Huq et al. | Jul 1995 | A |
5926156 | Katoh et al. | Jul 1999 | A |
6426743 | Yeo et al. | Jul 2002 | B1 |
6467057 | Wang et al. | Oct 2002 | B1 |
6556646 | Yeo et al. | Apr 2003 | B1 |
6690347 | Jeon et al. | Feb 2004 | B2 |
6747627 | Koyama et al. | Jun 2004 | B1 |
6845140 | Moon et al. | Jan 2005 | B2 |
7245690 | Mutaguchi | Jul 2007 | B2 |
20040189585 | Moon | Sep 2004 | A1 |
20050104647 | Choi et al. | May 2005 | A1 |
Number | Date | Country |
---|---|---|
0651395 | May 1995 | EP |
WO 02065062 | Aug 2002 | WO |
Number | Date | Country | |
---|---|---|---|
20070085809 A1 | Apr 2007 | US |
Number | Date | Country | |
---|---|---|---|
60727885 | Oct 2005 | US |