Claims
- 1. A hetero-junction ballistic transistor comprising a first layer of a substantially undoped first semiconductor material forming a gate region, a second layer of a second semiconductor material forming at least part of a drain region, said first layer forming a hetero-junction with said second layer, a third layer of a third semiconductor material forming at least part of a source region, said source and drain regions being doped to a common conductivity type, said first layer being situated between said second and third layers and being thinner than the free mean path length of the majority charge carriers of said source and drain regions, thus permitting a ballistic flow of said majority carriers over the gate region, said first and second semiconductor materials being so chosen that at said hetero-junction the lower level of the conduction band in said first semiconductor material is below that in said second semiconductor material, and means for applying source, drain and gate voltages to said source, drain and gate regions, respectively, for generating a flow of majority charge carriers from said source region to said drain region over said gate region substantially perpendicular to said hetero-junction, and for creating a two-dimensional electron gas in said gate region at said hetero-junction for controlling said flow of majority charge carriers.
- 2. A semiconductor device as claimed in claim 1, characterized in that the first semiconductor material is gallium arsenide, while the second and third semiconductor materials are both gallium aluminum arsenide of the same conductivity type.
- 3. A semiconductor device as claimed in claim 2, characterized in that the drain region comprises a stack on a semiconductor substrate with at least a layer of gallium arsenide very highly n.sup.++ -doped with a doping of the order of 10.sup.18 atoms/cm.sup.3, having a thickness of approximately 0.5 .mu.m, a layer of gallium arsenide undoped or weakly n-doped with a doping of the order of 10.sup.16 atoms/cm.sup.3 and having a thickness of approximately 0.5 .mu.m, and a layer of gallium aluminum arsenide (Ga.sub.1-x Al.sub.x As) which is n-doped and has a thickness of approximately 100 nm.
- 4. A semiconductor device as claimed in claim 3, characterized in that the layer of Ga.sub.1-x Al.sub.x As is weakly n-doped with a doping of the order of 10.sup..noteq. atoms/cm.sup.3.
- 5. A semiconductor device as claimed in claim 3, characterized in that the layer of Ga.sub.1-x Al.sub.x As comprises three zones, in the proximity of the upper layer a first undoped zone having a thickness of approximately 5 nm and with x varying continuously from 0.2 to 0.3 then a second zone very highly n.sup.++ -doped with a doping level higher than 10.sup.18 atoms/cm.sup.3, having a thickness of approximately 10 nm and with x having a constant value of about 0.3, and finally a third undoped zone having a thickness of approximately 85 nm and a value x which is about 0.3 over the major part of the zone and decreases at the end of the zone.
- 6. A semiconductor device as claimed in claim 3, characterized in that the layer of Ga.sub.1-x Al.sub.x As is undoped and in that the value x starts from a level of 0.2, increases to 0.3 and remains constant at this value over a substantial part of the thickness of the layer and then decreases at the end of the zone.
- 7. A semiconductor device as claimed in claim 1 or 2, characterized in that the gate region comprises a layer of undoped GaAs, while the gate contact is obtained by a layer in ohmic contact with said layer of undoped GaAs.
- 8. A semiconductor device as claimed in claim 7, characterized in that the gate contact is obtained by a layer comprising of a gold layer on a germanium layer forming an ohmic contact with said layer of undoped GaAs.
- 9. A semiconductor device as claimed in claim 1, characterized in that the source region comprises a layer of undoped gallium aluminum arsenide having a thickness of the order of 25 nm and by another layer also of gallium aluminum arsenide and having a doping level higher than 10.sup.18 atoms/cm.sup.3 and a thickness of the order of 200 nm, on which there is provided a source contact.
- 10. A semiconductor device as claimed in claim 9, characterized in that the source contact is provided in the form of a first layer of n-type gallium arsenide having a doping between 10.sup.17 and 10.sup.18 atoms/cm.sup.3, a second layer of n-type germanium doped with arsenic at 10.sup.20 atoms/cm.sup.3 and a third metallic layer chosen from the group consisting of gold and aluminum.
- 11. A ballistic transport transistor comprising:
- a first layer of a first semiconductor material, said first layer containing doped impurities of a first conductivity type and a first level;
- a second layer of a second semiconductor material different from said first semiconductor material, said second layer being less heavily doped than said first layer, said second layer having an interface with said first layer, the work functions and forbidden gaps of said first and second layers being such that a portion of said second layer adjacent said interface contains current carriers of said first conductivity type due to the doping in said first layer adjacent said interface;
- a third layer of semiconductor material being doped to contain carriers of said first conductivity type, said third layer being separated from said first layer by said second layer, such that said portion of said second layer lies between said first layer and said third layer, all of said doped layers being of said first conductivity type;
- means for contacting said first layer, means for contacting said third layer, and means for providing electrical connection to said portion of said second layer;
- said portion of said second layer containing said current carriers being thinner, in a direction measured along a line extending perpendicularly from said interface, than the mean free path of said current carriers in said portion; and
- means for causing, upon application of a voltage between said third layer and said means for providing electrical connection to said portion of said second layer of such polarity as to cause current carriers of said first conductivity type to move from said third layer toward said portion, at least some of said current carriers which were caused to move to pass through said portion into said first layer without scattering in said portion.
Priority Claims (1)
Number |
Date |
Country |
Kind |
82 00682 |
Jan 1982 |
FRX |
|
Parent Case Info
This is a continuation of application Ser. No. 455,343, filed Jan. 3, 1983, now abandoned.
US Referenced Citations (8)
Non-Patent Literature Citations (1)
Entry |
T. Mimura et al., "A New FET . . . Heterojcns," JAP, J.A.P., vol. 19, #5, May 1980, pp. 6225-6227. |
Continuations (1)
|
Number |
Date |
Country |
Parent |
455343 |
Jan 1983 |
|