The benefits, features, and advantages of the present invention will become better understood with regard to the following description and accompanying drawings, in which:
In a typical battery charge system, a battery may supply the system load when alternating-current (AC) power is not available or is otherwise not connected. An AC to direct-current (DC) (AC/DC) adapter converts AC power to a DC voltage level for providing the AC power. When the system is plugged into the AC/DC adapter, the battery charge system transitions the system load from the battery to the DC output of the AC/DC adapter. The battery charge system may include isolation devices that prevent conflict or otherwise enable cooperation between multiple sources of power, such as the battery and the AC/DC adapter. For example, isolation devices are controlled to transition the power source from the battery to the AC/DC adapter when connected.
It has been observed, however, that if the system load is high and/or the battery voltage is low during the transition to the higher voltage output of the AC/DC adapter, the isolation devices may be exposed to a significant power surge when activated. Under various conditions, the power stress may be beyond the power rating of the isolation devices, which may cause damage to the devices or other components or failure of the system.
One possible solution is to reduce the power stress by controlling the adapter current with the isolation devices. This solution does not cover all of the possible different operating conditions and thus does not guarantee proper operation under various scenarios. Another solution is to increase the power rating of the isolation devices. This latter solution, however, limits selection of isolation devices and/or significantly increases cost.
The electronic device 100 may be any type of computer or computing device, such as a computer system (e.g., notebook computer, desktop computer, netbook computer, etc.), a media tablet device (e.g., iPad by Apple Inc., Kindle by Amazon.com, Inc., etc.), a communication device (e.g., cellular phone, smartphone, etc.), among other types of electronic devices (e.g., media player, recording device, etc.). The battery charge system 103 is configured to include a rechargeable battery 219 (
The adapter node 204 is further coupled to the drain of an N-channel field-effect transistor (NFET) AFET, which has its gate coupled, via a gate resistor RG, to a gate drive output ASGATE of the controller 207. The source of AFET is coupled to a common source node 209, which is further coupled to the source of another NFET SFET. The gate of SFET is coupled to the gate of AFET and its drain is coupled to a node 211. Node 211 is further coupled to one end of a limit resistor RL1 and to one end of a current sense resistor RS. The other end of RS is coupled to one end of another limit resistor RL2 and to a system node 213 developing a system voltage VSYS. The other end of RL1 is provided to a positive input current sense pin CSIP and the other end of RL2 is provided to a negative input current sense pin CSIN of the controller 207. The controller 207 may be implemented on a separate integrated circuit (IC) device or semiconductor chip with input/output (I/O) terminals or pins or the like. Alternatively, the controller 207 may be implemented using discrete logic and components or the like.
VSYS is filtered by a capacitor CF coupled between the system node VSYS and GND. VSYS may be provided directly to other system components via bus 105 in one configuration, or to additional systems of the power system 101, such as a voltage regulator (not shown), which converts VSYS to a regulated voltage provided on the bus 105 to provide power to system devices of the electronic device 100 (e.g., the processor 107 and/or the peripheral system 109). Thus VSYS provides power to at least a portion of the load of the electronic device 100.
AFET and SFET are coupled in a back-to-back configuration in which AFET isolates the AC/DC adapter 203 from the battery 219 and battery charge circuitry (described further herein) and SFET blocks battery current from flowing to the AC/DC adapter 203 when AFET and SFET are both turned off by the controller 207. When the AC/DC adapter 203 is coupled and the AFET and SFET are both turned on by the controller 207, the voltage VADP provides adapter current IADP to node 213 for providing load current to the load, in which IADP flows through sense resistor RS and is sensed by the controller 207 via the CSIP and CSIN pins.
The system node 213 developing VSYS is coupled to the drain of another NFET Q1, having its source coupled to a phase node 214 further coupled to a PHASE pin of the controller 207. The gate of Q1 is coupled to an upper gate drive output UGATE of the controller 207. The phase node 214 is further coupled to the drain of another NFET Q2 and to one end of an output inductor LO. Q2 has its gate coupled to a lower gate drive output LGATE of the controller 207 and has its source coupled to GND. The other end of the output inductor LO is coupled to a node 215, which is further coupled to the source of another NFET BFET and to one end of a battery sense resistor RB. The drain of BFET is coupled to the system node 213 and its gate is coupled to a gate drive output BGATE of the controller 207. BFET is a battery switch that is operated by the controller 207 depending upon the operating configuration and the state of the battery 219 as further described herein. The other end of RB is coupled to a battery interface node 217, which is further coupled to a VBAT input pin of the controller 207. When the battery 217 is provided, its positive terminal couples to the battery node 217 and its negative terminal is coupled to GND. A capacitor CB is coupled between node 217 and GND for filtering VBAT. A battery current IBAT is shown flowing through the resistor RB from node 217 to node 215. Node 215 is shown coupled to a positive output current sense pin CSOP of the controller 207 via a limit resistor RL3. Node 217 is shown coupled to a negative output current sense pin CSON of the controller 207 via a limit resistor RL3.
Additional supporting circuitry of the system and additional pins of the controller 207 may be included but are not shown or described as not necessary for a full and complete understanding of the present invention.
The transistors AFET, SFET, BFET, Q1 and Q2 are each shown as a metal-oxide semiconductor, field-effect transistor (MOSFET), although alternative power switching devices or electronic switches are contemplated, such as similar forms (e.g., FETs, MOS devices, P-Channel field effect transistors, etc.), bipolar junction transistors (BJTs) and the like, insulated-gate bipolar transistors (IGBTs) and the like, etc. Each transistor device is sized and configured to perform the intended function.
Q1 and Q2 are electronic switches that together with the inductor LO form a switching converter controlled by the controller 207. The controller 207 may operate the switching converter as a buck converter using VSYS as an input voltage to generate VBAT as an output voltage to charge the battery 219. Also, the controller 207 may operate the switching converter as a boost converter using VBAT as the input voltage and VSYS as the output voltage. In the boost mode of operation, the switching converter boosts the voltage level of VSYS to a voltage higher than VBAT.
In general, when the AC/DC adapter 203 and the battery 219 are both absent or disconnected, then there is no power source and power is shut down. When the AC/DC adapter 203 is present and the battery 219 is absent or disconnected, then the controller 207 turns AFET and SFET on and BFET off and the adapter voltage VADP is used to develop the system voltage VSYS. When the battery 219 is present and contains sufficient charge, and the AC/DC adapter 203 is absent or disconnected, then the controller turns AFET and SFET off and BFET on and the battery voltage VBAT is used to develop the system voltage VSYS. If VBAT falls below a predetermined minimum voltage level VSYS_MIN, then the battery 217 is unable to provide sufficient power and the system may be shut down (similar to both AC/DC adapter 203 and battery 219 not being present).
When the AC/DC adapter 203 and the battery 219 are both present, then the controller 207 turns AFET and SFET on and BFET off, and the controller 207 may operate the switching converter (Q1, Q2 and LO) as a buck converter for charging the battery 219 until fully charged. The controller 207 may also operate the switching converter in the boost mode to boost the voltage level of VSYS above the voltage level of VBAT (or the battery voltage is boosted by the switching converter). The switching converter may operate without the AC/DC adapter 203 during a transition mode between battery operation and adapter operation as further described herein. A turbo or boost mode is also contemplated, in which case both the AC/DC adapter 203 and the battery 219 operate together to develop VSYS to provide power to the system when the load is heavy.
The battery 219 may be configured in any of many suitable configurations. In one embodiment, the battery 219 may have 2-4 battery cells for developing the battery voltage VBAT. A two-cell battery may have an operative voltage range of about 4.5-5.5 Volts (V) to a fully charged voltage level of about 8.4V. A minimum voltage level VSYS_MIN may be defined for VSYS, such as, for example, 4.5V or the like. A four-cell battery may have a voltage range down to VSYS_MIN and up to a fully charged level of about 16.8V. When the battery 219 has a voltage of at least VSYS_MIN and is providing power to the system without the AC/DC adapter 203, then the voltage of VSYS generally follows the voltage level of VBAT minus any voltage drop through RB and BFET. In one embodiment, VADP is about 19V, although any other suitable voltage level is contemplated. The voltage of VSYS is about the same as VADP when the AC/DC adapter 203 is coupled and providing power.
The transition control system 300 further includes a comparator 307 that compares the voltage of the DCIN pin with a DC threshold voltage level DC_TH for providing an AC detect signal ACD to an input of the transition controller 301. When the AC/DC adapter 203 is plugged in, the capacitor CD is charged by VADP via Z1 to the voltage level of VDC. DC_TH is a threshold voltage level that is less than the normal voltage level of VDC, so that when VDC rises above DC_TH, the comparator 307 asserts ACD so that the transition controller 301 detects the presence of the AC/DC adapter 203.
The transition control system 300 further includes another comparator 309 that compares the voltage level of VSYS with the voltage level (VBAT) of the battery 219 via the VBAT pin for providing a battery off signal BOFF to an input of the transition controller 301. It is noted that VSYS may be provided directly via a pin on the controller 207. Alternatively, the voltage level of VSYS may be detected indirectly via another pin, such as CSIN, CSIP or other pin capable of providing or enabling deriving the voltage level of VSYS. A voltage source 311 may further be provided developing an offset voltage VOFF1 relative to VSYS for comparing with VBAT. Thus, when the voltage level of VSYS rises above VBAT by the offset voltage VOFF1 (or when VSYS≥VBAT+VOFF1), the comparator 309 asserts BOFF high.
The transition control system 300 further includes another comparator 313 that compares the voltage of VSYS with a threshold voltage level related to VADP for providing an AC (or adapter) transition signal ACT to an input of the transition controller 301. In the illustrated embodiment, the threshold voltage level is developed by the voltage level of the DCIN pin (or VDC) minus an offset voltage VOFF2 provided by another voltage source 315. In this manner, when the voltage level of VSYS reaches the voltage of the VDC-VOFF2, the comparator 313 asserts ACT high. The threshold voltage level is sufficiently close to the voltage level of VADP (e.g., VOFF2 is sufficient small) such that it is safe to turn AFET and SFET on without causing damage or harm. The ACT signal transitions when the voltage of VSYS reaches a predetermined operating voltage level.
The transition control system 300 further includes an error amplifier 317 developing an error voltage VERR indicative of the voltage difference between VSYS and the voltage level of VDC received via the DCIN pin. VERR is provided to an input of the modulator 303 for controlling the PWM signal for controlling switching operation of Q1 and Q2. In one embodiment, when the transition controller 301 asserts the BCK/BST signal to indicate the boost mode, the modulator 303 operates Q1 and Q2 as a boost switcher to boost the voltage level of VSYS using VBAT from the battery 219 as the input source voltage. The error amplifier 317 causes the modulator 303 to “regulate” the level of VSYS up to the voltage level of VDC, which may be the adapter voltage VADP.
When the AC/DC adapter 203 is connected, the voltage of the DCIN pin rises above DC_TH and the comparator 307 asserts ACD. When ACD is asserted as detected by the transition controller 301 at block 403, operation of the transition controller 301 advances to block 405 to activate the switching converter as a boost converter, such as by asserting the BCK/BST signal to the modulator 303 to indicate the boost mode of operation. In boost mode, the modulator 303 operates Q1 and Q2 in boost mode using the battery voltage VBAT as the input voltage and VSYS as the output voltage. The VSYS voltage begins at or below VBAT since being sourced by the battery 219. As boost operation proceeds, the voltage of VSYS rises above VBAT. Operation proceeds to block 407 to monitor BOFF. While BOFF is false (or asserted low), operation loops at block 407.
In one embodiment, when the boost mode is initially activated, BFET is still on so that the battery 219 is providing source power directly via BFET and indirectly via Q1 and Q2 operating in boost mode. Operation of boost switching may ramp up by a selected rate to facilitate a smooth transition for activating boost switching. The resistor RB allows the voltage of VSYS to rise above VBAT. The voltage VOFF1 is sufficiently small such that when VSYS rises by a small amount above VBAT, the comparator 309 asserts BOFF.
When BOFF is asserted high as detected at block 407, operation advances to block 409 in which the transition controller 301 turns off BFET such as by pulling BGATE low. In this manner, the battery 219 continues to provide power to VSYS via boost control operation of Q1 and Q2. The error amplifier 317 causes the modulator to drive the voltage of VSYS up to the adapter voltage level VADP. Operation of the transition controller 301 advances to block 411 to monitor ACT. While ACT is false (or asserted low), operation loops at block 411.
When the voltage level of VSYS rises sufficiently close to the adapter voltage level, such as within VOFF2, the comparator 313 asserts ACT. When ACT is asserted, operation advances to block 413 in which the transition controller 301 asserts ASGATE high to turn on AFET and SFET. Since the voltage level of VSYS has been driven up to about the voltage level of VADP, AFET and SFET may be safely activated without jeopardizing these isolation devices. In this manner, the VADP voltage provides the source power from the AC/DC adapter 203. Operation further advances to block 415 in which the transition controller 301 may terminate operation of boost converter, so that the battery 219 is no longer sourcing power to the system.
In one embodiment based on the voltage level of VBAT, the modulator 303 may transition to a buck mode of operation to charge the battery 219. In another embodiment, if the system is operating at high load and if the voltage of VBAT is sufficiently high indicating that the battery 219 has sufficient power available, boost operation may continue for so long as necessary (or at least until the battery 219 is depleted) to handle the higher load together with the AC/DC adapter 203.
In this manner, instead of turning AFET and SFET fully on, the ASGATE is driven to a relatively low level or ramped up to a lower voltage level to partially turn on AFET and SFET. In one embodiment, the low current level is not sufficient to fully source a normal load level, but instead only high enough to supplement the source current to begin driving the load via VSYS. This low level activation of AFET and SFET is at a safe level to prevent any potential damage. In one embodiment, an initial current level of 100 milli-amperes (mA) is contemplated.
Operation then advances to block 405 in which the boost converter is activated in a similar manner as previously described. In this case, boost control is handled in a different manner as shown in
Although boost switching is regulated to maintain IADP at the low current level, the boost converter causes the voltage level of VSYS to increase relative to VBAT. In this manner, when VSYS rises above VBAT by VOFF1, the comparator 309 asserts BOFF as detected at block 407. Operation then advances to block 409 in which BFET is turned off, and then to block 411 to monitor ACT. Whenever the voltage level of VSYS rises to the VDC-VOFF2 as previously described, the comparator 313 asserts ACT and operation advances to block 413 in which the transition controller 501 asserts ASGATE to fully turn on AFET and SFET. Then the boost converter may be turned off at block 415 in which only the AC/DC adapter 203 provides the source power and transition operation is complete.
The benefits, features, and advantages of the present invention are now better understood with regard to the foregoing description and accompanying drawings. The description has been presented to enable one of ordinary skill in the art to make and use the present invention as provided within the context of a particular application and its requirements. Various modifications will, however, be apparent to one skilled in the art, and the general principles defined herein may be applied to other embodiments. Therefore, the present invention is not intended to be limited to the particular embodiments shown and described herein, but is to be accorded the widest scope consistent with the principles and novel features herein disclosed. For example, although the present invention has been described in considerable detail with reference to certain embodiments thereof, other versions and variations are possible and contemplated. Those skilled in the art should appreciate that they can readily use the disclosed conception and specific embodiments as a basis for designing or modifying other structures for providing the same purposes of the present invention without departing from the spirit and scope of the invention as defined by the following claim(s).
This application claims the benefit of U.S. Provisional Application Ser. No. 61/970,607, filed on Mar. 26, 2014 which is hereby incorporated by reference in its entirety for all intents and purposes.
Number | Name | Date | Kind |
---|---|---|---|
4010381 | Fickenscher | Mar 1977 | A |
4277692 | Small | Jul 1981 | A |
4287465 | Godard | Sep 1981 | A |
4366389 | Hussey | Dec 1982 | A |
4400624 | Ebert, Jr. | Aug 1983 | A |
4400625 | Hussey | Aug 1983 | A |
4475047 | Ebert, Jr. | Oct 1984 | A |
4604530 | Shibuya | Aug 1986 | A |
4709318 | Gephart | Nov 1987 | A |
4782241 | Baker | Nov 1988 | A |
4890005 | Schornack | Dec 1989 | A |
5055703 | Schornack | Oct 1991 | A |
5150032 | Ho | Sep 1992 | A |
5424936 | Reddy | Jun 1995 | A |
5465011 | Miller | Nov 1995 | A |
5579197 | Mengelt | Nov 1996 | A |
5585677 | Cheon | Dec 1996 | A |
5602462 | Stich | Feb 1997 | A |
5610451 | Symonds | Mar 1997 | A |
5612580 | Janonis | Mar 1997 | A |
5621299 | Krall | Apr 1997 | A |
5631814 | Zak | May 1997 | A |
5635773 | Stuart | Jun 1997 | A |
5638540 | Aldous | Jun 1997 | A |
5650669 | Aldous | Jul 1997 | A |
5684686 | Reddy | Nov 1997 | A |
5790391 | Stich | Aug 1998 | A |
5834858 | Crosman, III | Nov 1998 | A |
5847543 | Carroll | Dec 1998 | A |
5909360 | Lavin | Jun 1999 | A |
5929538 | O'Sullivan | Jul 1999 | A |
5978236 | Faberman | Nov 1999 | A |
5994793 | Bobry | Nov 1999 | A |
6057609 | Nagai | May 2000 | A |
6157168 | Malik | Dec 2000 | A |
6175311 | Li | Jan 2001 | B1 |
6181029 | Berglund | Jan 2001 | B1 |
6201371 | Kawabe | Mar 2001 | B1 |
6208118 | Li | Mar 2001 | B1 |
6265848 | Mukainakano | Jul 2001 | B1 |
6426606 | Purkey | Jul 2002 | B1 |
6459175 | Potega | Oct 2002 | B1 |
6479970 | Reddy | Nov 2002 | B2 |
6577513 | Chang | Jun 2003 | B1 |
6650027 | Ho | Nov 2003 | B1 |
6661678 | Raddi | Dec 2003 | B2 |
6774602 | Ballard | Aug 2004 | B2 |
6801023 | Wu | Oct 2004 | B2 |
6803678 | Gottlieb | Oct 2004 | B2 |
6854065 | Smith | Feb 2005 | B2 |
6944035 | Raddi | Sep 2005 | B2 |
7002265 | Potega | Feb 2006 | B2 |
7039821 | Potega | May 2006 | B1 |
7049711 | Kanouda | May 2006 | B2 |
7082040 | Raddi | Jul 2006 | B2 |
7127623 | Potega | Oct 2006 | B2 |
7160113 | McConnell | Jan 2007 | B2 |
7199489 | Gottlieb | Apr 2007 | B2 |
7252088 | Nieves-Ramirez | Aug 2007 | B1 |
7259477 | Klikic | Aug 2007 | B2 |
7274112 | Hjort | Sep 2007 | B2 |
7432617 | Kanouda | Oct 2008 | B2 |
7446433 | Masciarelli | Nov 2008 | B2 |
7453169 | Grundmann | Nov 2008 | B2 |
7456518 | Hjort | Nov 2008 | B2 |
7521823 | Klikic | Apr 2009 | B2 |
7573151 | Acena | Aug 2009 | B2 |
7615890 | Masciarelli | Nov 2009 | B2 |
7656623 | Fadell | Feb 2010 | B2 |
7679943 | O'Bryant | Mar 2010 | B2 |
7688048 | Nielsen | Mar 2010 | B2 |
7705489 | Nielsen | Apr 2010 | B2 |
7737580 | Hjort | Jun 2010 | B2 |
7763993 | Groff | Jul 2010 | B2 |
7764050 | Jul 2010 | B2 | |
7773375 | Faucett | Aug 2010 | B1 |
7802121 | Zansky | Sep 2010 | B1 |
7843676 | Klikic | Nov 2010 | B2 |
7855472 | Hjort | Dec 2010 | B2 |
7872373 | Henkel | Jan 2011 | B2 |
7872374 | Gottlieb | Jan 2011 | B2 |
7872450 | Cohen | Jan 2011 | B1 |
7881079 | Prasad | Feb 2011 | B2 |
7886173 | Krieger | Feb 2011 | B2 |
7939968 | Hjort | May 2011 | B2 |
7940026 | Fadell | May 2011 | B2 |
8008809 | Nielsen | Aug 2011 | B2 |
8035356 | Mentelos | Oct 2011 | B2 |
8036004 | Morishima | Oct 2011 | B2 |
8053927 | Hjort | Nov 2011 | B2 |
8080900 | Corhodzic | Dec 2011 | B2 |
8115338 | Medugno | Feb 2012 | B2 |
8134811 | Klikic | Mar 2012 | B2 |
8143744 | Nielsen | Mar 2012 | B2 |
8148846 | Masciarelli | Apr 2012 | B2 |
8212402 | Rodenhiser | Jul 2012 | B2 |
8299648 | Morishima | Oct 2012 | B2 |
8344551 | Nielsen | Jan 2013 | B2 |
8350532 | Caraghiorghiopol | Jan 2013 | B2 |
8368346 | Batson | Feb 2013 | B2 |
8374012 | Raptis | Feb 2013 | B2 |
8385091 | Nielsen | Feb 2013 | B2 |
8386809 | Spitaels | Feb 2013 | B2 |
8450876 | Rodenhiser | May 2013 | B2 |
8492928 | Pyboyina | Jul 2013 | B2 |
8503201 | Reilly | Aug 2013 | B2 |
8558510 | Moon | Oct 2013 | B2 |
8581551 | Seo | Nov 2013 | B2 |
8604640 | Masciarelli | Dec 2013 | B2 |
8624433 | Whitted | Jan 2014 | B2 |
8664796 | Nielsen | Mar 2014 | B2 |
8766590 | Lee | Jul 2014 | B2 |
8786270 | Wu | Jul 2014 | B2 |
8791597 | Chen | Jul 2014 | B2 |
8803361 | Johansen | Aug 2014 | B2 |
8854004 | Lee | Oct 2014 | B2 |
8872380 | Shim | Oct 2014 | B2 |
8878389 | Dighrasker | Nov 2014 | B2 |
8938323 | Lee | Jan 2015 | B2 |
9035609 | Kim | May 2015 | B1 |
9065277 | Kim | Jun 2015 | B1 |
9106103 | Paulakonis | Aug 2015 | B2 |
9178382 | Mao | Nov 2015 | B2 |
9225202 | Kim | Dec 2015 | B1 |
9234916 | Peck | Jan 2016 | B2 |
9236752 | Bajaj | Jan 2016 | B2 |
9276410 | Binder | Mar 2016 | B2 |
9285434 | Lin | Mar 2016 | B2 |
9312726 | Heidenreich | Apr 2016 | B2 |
9356323 | Kim | May 2016 | B2 |
9373977 | Kim | Jun 2016 | B1 |
9806559 | Mao | Oct 2017 | B2 |
20010015576 | Crosman, III | Aug 2001 | A1 |
20010045779 | Lee | Nov 2001 | A1 |
20010054878 | Odaohhara | Dec 2001 | A1 |
20020041174 | Purkey | Apr 2002 | A1 |
20020079742 | Crosman, III | Jun 2002 | A1 |
20020140403 | Reddy | Oct 2002 | A1 |
20030072977 | Speranza | Apr 2003 | A1 |
20030085621 | Potega | May 2003 | A1 |
20030205939 | Crosman, III | Nov 2003 | A1 |
20030231003 | Ballard | Dec 2003 | A1 |
20040174139 | Sawyers | Sep 2004 | A1 |
20050105229 | Deng | May 2005 | A1 |
20050162123 | Sawyers | Jul 2005 | A1 |
20050254273 | Soudier | Nov 2005 | A1 |
20060005055 | Potega | Jan 2006 | A1 |
20060043792 | Hjort | Mar 2006 | A1 |
20060043793 | Hjort | Mar 2006 | A1 |
20070229035 | Fukute | Oct 2007 | A1 |
20070278860 | Krieger | Dec 2007 | A1 |
20080030078 | Whitted | Feb 2008 | A1 |
20080061628 | Nielsen | Mar 2008 | A1 |
20080088183 | Eckroad | Apr 2008 | A1 |
20080111425 | Chang | May 2008 | A1 |
20090021078 | Corhodzic | Jan 2009 | A1 |
20090066287 | Pollack | Mar 2009 | A1 |
20090212632 | Medugno | Aug 2009 | A1 |
20090251100 | Incledon | Oct 2009 | A1 |
20090251106 | Samstad | Oct 2009 | A1 |
20100156354 | Nielsen | Jun 2010 | A1 |
20100295374 | Nielsen | Nov 2010 | A1 |
20110133559 | Yamashita | Jun 2011 | A1 |
20110140648 | Lee | Jun 2011 | A1 |
20110187199 | Gietzold | Aug 2011 | A1 |
20110215646 | Morishima | Sep 2011 | A1 |
20110234151 | Uan-Zo-Ii | Sep 2011 | A1 |
20120013175 | Newman, Jr. | Jan 2012 | A1 |
20120086277 | Hjort | Apr 2012 | A1 |
20120091965 | Seo | Apr 2012 | A1 |
20120175958 | Dighrasker | Jul 2012 | A1 |
20120176088 | Lee | Jul 2012 | A1 |
20130082662 | Carre | Apr 2013 | A1 |
20130113418 | Ishibashi | May 2013 | A1 |
20130141051 | Kang | Jun 2013 | A1 |
20130234645 | Goei | Sep 2013 | A1 |
20130271078 | Honjo | Oct 2013 | A1 |
20140070618 | Bajaj | Mar 2014 | A1 |
20140077768 | Jung | Mar 2014 | A1 |
20140159494 | Binder | Jun 2014 | A1 |
20140176076 | Momo | Jun 2014 | A1 |
20140197778 | Kim | Jul 2014 | A1 |
20140354234 | Sudan | Dec 2014 | A1 |
20150134980 | Chen | May 2015 | A1 |
20150208331 | Bridges | Jul 2015 | A1 |
20150318718 | Ishibashi | Nov 2015 | A1 |
Number | Date | Country |
---|---|---|
02136041 | May 1990 | JP |
04197047 | Jul 1992 | JP |
04322135 | Nov 1992 | JP |
08065917 | Mar 1996 | JP |
4819762 | Nov 2011 | JP |
4998823 | Aug 2012 | JP |
20080049210 | Jun 2008 | KR |
Number | Date | Country | |
---|---|---|---|
20150280473 A1 | Oct 2015 | US |
Number | Date | Country | |
---|---|---|---|
61970607 | Mar 2014 | US |