Claims
- 1. A BiCMOS device comprising:
- a. a well region;
- b. a bipolar transistor having an emitter electrode comprising a layer of polysilicon and a layer of tungsten-silicide located in said well region; and
- c. a PMOS transistor located in said well region, said PMOS transistor having a gate comprising polysilicon with an overlying layer of silicide other than tungsten-silicide.
- 2. The BiCMOS device of claim 1, wherein said PMOS transistor has a source/drain. region in contact with a base region of said bipolar transistor.
Parent Case Info
This is a division of application Ser. No. 08/161,960, filed on Dec. 3, 1993, now U.S. Pat. No. 5,441,903.
US Referenced Citations (4)
Non-Patent Literature Citations (1)
Entry |
Rovedo et al., Process Design for Merged Complementary BiCMOS, IEEE 1990, pp. 485-488. |
Divisions (1)
|
Number |
Date |
Country |
Parent |
161960 |
Dec 1993 |
|