"Two 13-ns 64K CMOS SRAM's with Very Low Active Powder and Improved Asynchronous Circuit Techniques," S. T. Flannagan et al., IEEE Journal of Solid-State Circuits, vol. SC-21, No. 5, Oct. 1986, pp. 692-703. |
"A 6-ns 256-Kbit BICMOS TTL Sram," T. Akioka et al., IEEE 1990 Custom Integrated Circuits Conf., Boston Mass., pp. 24.3.1-24.3.4. |
"An 8-ns 1-Mbit ECL BiCMOS SRAM with Double-Latch ECL-to-CMOS-Level Converters," M. Matsui et al., IEEE Journal of Solid-State Circuits, vol. 24, No. 5, Oct. 1989, pp. 1226-1231. |