Claims
- 1. A process for fabricating a semiconductor integrated circuit device, which comprises preparing a semiconductor wafer having an insulating layer embedded in a semiconductor region and a semiconductor layer deposited on said insulating layer, partially removing said semiconductor layer and said insulating layer therebelow to expose said semiconductor region below said semiconductor layer and said insulating layer, forming a buried highly-doped collector layer for a vertical bipolar transistor by ion implantation inside of said exposed semiconductor region, forming at least a part of a low-doped collector layer at a site inside of said semiconductor layer and over said buried highly-doped collector layer, and forming a base layer and an emitter layer each at the surface portion of said low-doped collector layer.
- 2. A process for fabricating a semiconductor integrated circuit device according to claim 1, wherein after the formation of the low-doped collector layer, source/drain regions of an insulated gate transistor are formed in the remaining portion of said semiconductor layer.
- 3. A process for fabricating a semiconductor integrated circuit device, which comprises preparing a semiconductor wafer having an insulating layer embedded in a semiconductor region and a semiconductor layer deposited on said insulating layer, partially forming a buried highly-doped collector layer by ion implantation, through said semiconductor layer and said insulating layer therebelow, inside of said semiconductor region below said semiconductor layer and said insulating layer, removing said semiconductor layer and said insulating layer on said buried highly-doped collector layer, forming a low-doped collector layer over said highly-doped collector layer, and forming a base layer and an emitter layer each at the surface portion of said low-doped collector layer.
Priority Claims (1)
Number |
Date |
Country |
Kind |
2000-338821 |
Nov 2000 |
JP |
|
Parent Case Info
This is a continuation application of U.S. Ser. No. 09/808,952, filed Mar. 16, 2001.
US Referenced Citations (6)
Foreign Referenced Citations (2)
Number |
Date |
Country |
6-310665 |
Nov 1994 |
JP |
7-99259 |
Apr 1995 |
JP |
Non-Patent Literature Citations (1)
Entry |
IEEE Transactions on Electron Devices, vol. 41, No. 9, Aug. 1994, pp. 1379-1387. |
Continuations (1)
|
Number |
Date |
Country |
Parent |
09/808952 |
Mar 2001 |
US |
Child |
09/811478 |
|
US |