Claims
- 1. A bipolar transistor, comprising:
a substrate; a first layer disposed on said substrate; a collector disposed in said first layer; a second layer disposed on said first layer, said second layer having a base cutout formed therein; a base disposed in said base cutout above said collector; a third layer disposed on said second layer, said third layer including a lead for said base; said lead and said base defining a transition region therebetween, said lead being in contact with said base at said transition region; said third layer having an emitter cutout formed therein, said emitter cutout being provided above said base; an emitter disposed in said emitter cutout; said second layer having an undercut formed therein, said undercut adjoining said base cutout and being disposed between said first layer and said third layer, said undercut having given regions, said base extending at least into said given regions of said undercut; an intermediate layer disposed between said first layer and said second layer, said intermediate layer being selectively etchable with respect to said second layer; a base terminal region provided at least at said undercut between said lead and said base; and said intermediate layer defining a contact region at said base and having a cutout formed therein at said contact region.
- 2. The bipolar transistor according to claim 1, wherein said intermediate layer is a nitride layer.
- 3. The bipolar transistor according to claim 1, wherein said intermediate layer is a CVD nitride layer.
- 4. The bipolar transistor according to claim 1, wherein:
said second layer is a TEOS layer; and said intermediate layer is selectively etchable with respect to said TEOS layer.
- 5. The bipolar transistor according to claim 1, wherein said base terminal region is a selectively deposited region.
- 6. The bipolar transistor according to claim 1, wherein said base terminal region is a grown region that has been grown into said undercut in said transition region between said lead and said base.
- 7. The bipolar transistor according to claim 1, wherein said base terminal region is a polysilicon region.
- 8. The bipolar transistor according to claim 1, wherein said base terminal region is not in direct contact with said intermediate layer.
- 9. The bipolar transistor according to claim 1, wherein said intermediate layer is configured to be removable with phosphoric acid.
- 10. The bipolar transistor according to claim 1, wherein said intermediate layer has a thickness of at least 4 nm.
- 11. The bipolar transistor according to claim 1, including at least one spacer element provided in said emitter cutout, said at least one spacer element being disposed between said emitter and said lead.
- 12. The bipolar transistor according to claim 11, wherein:
said at least one spacer element has a width; and said intermediate layer has a thickness of less than half said width of said at least one spacer element.
- 13. A method for fabricating a bipolar transistor, the method which comprises:
producing a first layer on a substrate and forming a collector in the first layer; applying an intermediate layer on the first layer; applying a second layer on the intermediate layer, the intermediate layer being composed of a material that is selectively etchable with respect to a material of the second layer; forming a third layer on the second layer, the third layer being configured such that the third layer forms a lead for a base; processing the second layer and the third layer such that a base cutout for the base is formed in the second layer and an emitter cutout for an emitter is formed in the third layer, and such that the base cutout is provided above a collector and the emitter cutout is provided above the base cutout; forming an undercut in the second layer such that the undercut adjoins the base cutout between the first layer and the third layer and such that the intermediate layer, due to being selectively etchable with respect to the second layer, is not removed when forming the undercut; producing a base terminal region in contact with the lead in a transition region between the lead and the undercut such that the base terminal region at least partly fills the undercut; removing a contact region of the intermediate layer, wherein the contact region is not covered with material of the base terminal region in the undercut and wherein the contact region is in direct contact with the base cutout; forming the base in the base cutout and in a region of the undercut not filled with material of the base terminal region; and forming the emitter above the base.
- 14. The method according to claim 13, which comprises selectively depositing the base terminal region.
- 15. The method according to claim 13, which comprises growing the base terminal region into the undercut in the transition region between the lead and the base.
- 16. The method according to claim 13, which comprises producing the base terminal region such that the intermediate layer is not covered with material of the base terminal region.
- 17. The method according to claim 13, which comprises producing the base terminal region independently of conditions for fabricating the base.
- 18. The method according to claim 13, which comprises producing the base terminal region at elevated temperatures of at least 800° C.
- 19. The method according to claim 13, which comprises setting a doping of the base terminal region independently of a doping of the base.
- 20. The method according to claim 13, which comprises:
providing the intermediate layer as a nitride layer; and using phosphoric acid for the step of removing the contact region of the intermediate layer.
- 21. The method according to claim 13, which comprises forming at least one spacer element in the emitter cutout.
- 22. The method according to claim 21, which comprises forming the intermediate layer with a thickness of at least 4 nm and at most equal to half a width of the at least one spacer element.
Priority Claims (1)
Number |
Date |
Country |
Kind |
100 05 442.0 |
Feb 2000 |
DE |
|
CROSS-REFERENCE TO RELATED APPLICATION
[0001] This application is a continuation of copending International Application No. PCT/EP01/01324, filed Feb. 7, 2001, which designated the United States and was not published in English.
Continuations (1)
|
Number |
Date |
Country |
Parent |
PCT/EP01/01324 |
Feb 2001 |
US |
Child |
10215152 |
Aug 2002 |
US |