Claims
- 1. A bipolar transistor, comprising:
- a base layer having a first conductivity type formed over a portion of a collector layer;
- an interface layer formed on said base layer such that a selected portion of said base layer is exposed;
- an emitter layer having a second conductivity type formed on said selected portion of said base layer;
- an emitter cap layer having said second conductivity type formed on the emitter layer at the selected portion of the base layer;
- an insulating layer formed on the interface layer;
- an emitter contact formed on the emitter cap layer, wherein the emitter contact overlaps the emitter cap layer and portions of the insulating layer; and
- a base contact formed through the insulating layer and the interface layer for connection to the base layer; wherein said base layer, said emitter layer, and said emitter cap layer comprise materials that include Group III and Group V elements of the periodic table.
- 2. The transistor of claim 1, wherein said selected portion of said base layer is removed and replaced by an intrinsic base having a lower dopant concentration than said base layer.
- 3. The transistor of claim 1, wherein said emitter cap layer has a higher dopant concentration than the emitter layer.
- 4. The transistor of claim 1, wherein the materials include gallium and arsenic.
- 5. The transistor of claim 1, wherein said interface layer comprises silicon nitride.
- 6. A bipolar transistor, comprising:
- a base layer having a first conductivity type formed over a portion of a collector layer;
- an interface layer formed on said base layer such that a selected portion of said base layer is exposed, said selected portion of said base portion being removed and replaced by an intrinsic base having a lower dopant concentration than said base layer;
- an emitter layer having a second conductivity type formed on said intrinsic base;
- an emitter cap layer having said second conductivity type formed on the emitter layer at the intrinsic base;
- an insulating layer formed on the interface layer;
- an emitter contact formed on the emitter cap layer, wherein the emitter contact overlaps the emitter cap layer and portions of the insulating layer; and
- a base contact formed through the insulating layer and the interface layer for connection to the base layer.
- 7. The transistor of claim 6, wherein said emitter layer has a higher dopant concentration than the emitter layer.
- 8. The transistor of claim 6, wherein said base layer, said intrinsic base, said emitter layer, and said emitter cap layer comprise materials that include Group III and Group V elements of the periodic table.
- 9. The transistor of claim 8, wherein the materials include gallium and arsenic.
- 10. The transistor of claim 6, wherein said interface layer comprises silicon nitride.
Parent Case Info
This is a divisional of application Ser. No. 08/229,044, filed Apr. 18, 1994 now U.S. Pat. No. 5,436,181.
US Referenced Citations (8)
Non-Patent Literature Citations (2)
Entry |
Kimiyoshi Yamasaki, et al., "GaAs LSI-Directed MESFET's With Self-Aligned Implantation for N+ -Layer Technology(SAINT)", IEEE Transactions on Electron Devices, vol. ED-29, No. 11, Nov. 1982, pp. 1772-1777. |
Shin-Ichi Shikata, et al., "A Novel Self-Aligned Gate Process for Half-Micrometer Gate GaAs IC's Using ECR-CVD", IEEE Transactions on Electron Devices, vol. 37, No. 8, Aug. 1990, pp. 1800-1803. |
Divisions (1)
|
Number |
Date |
Country |
Parent |
229044 |
Apr 1994 |
|