The current application claims a foreign priority to an application in China with a serial number 200910202011.7 filed on Dec. 21, 2009.
This invention relates generally to semiconductor devices in integrated circuits. More particularly it relates to bipolar transistor design and fabrication.
In radio frequency (RF) applications, higher and higher cut-off frequency (Ft) of RF transistor is required. RFCMOS with advanced technology nodes can realize high cut-off frequency. However RFCMOS still cannot satisfy RF requirement ((Ft higher than 40 GHz), and further more, advanced CMOS process is quite expensive. The compound semiconductor devices can achieve very high Ft, while their expensive materials, small size substrate and material poisonousness limit their applications. Silicon bipolar junction transistor (BJT) and SiGe hetrojunction bipolar transistor (HBT) are the best options of high Ft devices.
NPN transistor is taken as the example to describe conventional bipolar transistor structure. Conventional NPNs or HBTs all adopt N+ heavily doped collector buried layer (NBL) to reduce collector resistance. NBL is picked up by N+ sinker which is also N type heavily doped and linked to NBL. Local collector is in-situ N− doped epitaxial silicon layer on NBL. The base is formed by P type in-situ doped epitaxial growth, and a N type heavily in-situ doped polysilicon layer is grown as the emitter on the base. The different dose N type impurities is implanted through emitter window to additionally dope local collector for transistor breakdown voltage and Ft adjustment. The deep trench isolation is adopted to reduce parasitic capacitance of collector/substrate and then improve transistor's frequency characteristic. The conventional bipolar transistor's structure is shown as
The fabrication of conventional bipolar transistors is a mature and reliable process. However it has some disadvantages: 1. too expensive for collector epitaxy; 2. Collector pick-up is formed by high dose, high energy implant. Its occupied area is large; 3. Deep trench isolation process is complicated and expensive; 4. There are too many photo mask layer to fabricate transistors.
It is therefore an object of the present invention to offer a bipolar transistor with smaller device size, less parasitic effect, fewer photo mask layers and lower process cost.
The object of the invention is accomplished by providing a bipolar semiconductor device structure and related process including (a) a collector is formed by implanting first electric type impurity in active area with single or multiple implant steps; (b) pseudo buried layers at the bottom of STI at both sides of active area are formed by implanting heavy dose of first electric type impurity. The pseudo buried layers link in active area and form buried layer under local collector; (c) deep trench contacts through field oxide are used to connect to pseudo buried layers and to pick up the collector. The deep trenches are coated with barrier metal Ti/TiN first and then filled up with Tungsten. If the pseudo buried layer concentration satisfies with the requirement of ohmic contact, deep contacts touch pseudo buried layers directly. Otherwise The first type impurity of high dose is implanted into deep contacts after contact etch for better ohmic contact; (d) a thin film as the base is deposited on the collector and doped with second electric type impurity; (e) a polysilicon film as the emitter is deposited on the base and doped by heavy dose implant of first electric type impurity.
For NPN transistor, the first electric type is N type, and the second electric type is P type; For PNP transistor, the first electric type is P type, and the second electric type is N type.
If active critical dimension is less than 0.5 micron, the pseudo buried layers in STI areas at both sides of active area are overlapped by impurity lateral diffusion otherwise besides pseudo buried layer implants in STI areas, another implant of same type impurity as pseudo buried layer doping is performed in all area of the transistor to link two pseudo buried layers at two STI bottoms and to form buried layer under local collector.
The invention of bipolar transistor omits conventional collector buried layer process, collector epitaxial growth and heavily doped collector pick-up. Instead the pseudo buried layers implanted at the bottoms of shallow trenches are taken as buried layers, the collector area is formed by implantations, and the deep trench contacts in field oxide are used for collector pick-up. Compared to conventional bipolar transistors, the bipolar transistor in present invention has smaller device size, less parasitic effect, fewer photo mask layers and lower process cost.
The foregoing and the object, features, and advantages of the invention will be apparent from the following detailed description of the invention, as illustrated in the accompanying drawings, in which:
The collector 514 is formed by single or multiple implants of first electric type impurity into active area. At the bottom of collector 514, two pseudo buried layers 502 at STI bottoms link up to be buried layer. For active critical dimension less than 0.5 micron, two pseudo buried layers 502 overlap in active by lateral diffusion and become collector 514's buried layer. If active critical dimension is larger than 0.5 micron, the implant into active with the same impurity type as pseudo buried layer 502 is implemented to link two pseudo buried layers. The implant depth is almost same as that of pseudo buried layers. The deep trench contacts 504 are etched through the field oxide 503 above pseudo buried layers 502 to connect collector buried layer to metal 507. The deep trench contacts are coated with barrier metal Ti/TiN and then filled up with tungsten. If the pseudo buried layer concentration satisfies with the requirement of ohmic contact, deep contacts touch pseudo buried layers directly. Otherwise The first type impurity of high dose is implanted into deep contacts after contact etch for better ohmic contact.
The base 511 is a semiconductor thin film grown on the collector 514 and in-situ doped by second electric type impurity. The metal contact 506 touches poly base 508 on field oxide to pick up the base.
The emitter 510 is a poly silicon thin film grown on base 511 and doped with first electric type impurity by in-situ doping or implants. The metal contact picks up emitter 510 directly. The emitter window is defined by the emitter dielectric 509. Oxide spacers 512 are fabricated at both sides of emitter 510.
1. As illustrated in
2. As illustrated in
3. As illustrated in
4. As illustrated in
5. As illustrated in
6. As illustrated in
7. As illustrated in
8. As illustrated in
9. As illustrated in
10. As illustrated in
11. As illustrated in
12.As illustrated in
13. As illustrated in
14. As illustrated in
15. As illustrated in
16. As illustrated in
17. As illustrated in
18. As illustrated in
19. As illustrated in
20. As illustrated in
21. Conventional backend process steps are followed.
As illustrated in
It will be apparent to those skilled in the art that various modifications and variations can be made in the fabrication method for a bipolar transistor of the invention without departing from the spirit or scope of the invention. Thus, it is intended that the present invention cover the modifications and variations of this invention provided they come within the scope of the appended claims and their equivalents.
Number | Date | Country | Kind |
---|---|---|---|
200910202011.7 | Dec 2009 | CN | national |