Claims
- 1. A bipolar type static memory cell including a flip-flop circuit comprising two cross connected circuits, each of said two circuits comprising a PNP lateral transistor load element and a transistor connected in series therewith, each transistor having a base, a collector and an emitter, said bipolar type static memory cell comprising:
- an N.sup.+ -type buried layer corresponding to the collector of said transistor;
- an N-type epitaxial layer grown on the N.sup.+ -type buried layer;
- a P-type layer formed in said N-type epitaxial layer corresponding to the base of said transistor;
- an n.sup.+ -type layer formed in said P-type layer corresponding the emitter of said transistor;
- P-type diffusion layers spaced from each other and formed from the surface of said eiptaxial layer to reach to and contact said buried layer, the emitter and the collector of said PNP lateral transistor being formed by respective portions of said P-type diffusion layers which reach to and contact said buried layer, and the collector of said PNP transistor being electrically connected to said P-type layer.
- a portion of said N-type epitaxial layer being sandwiched between and separating said P-type diffusion layers,
- said PNP lateral transistor load element comprising said P-type diffusion layers, and said portion of said N-type epitaxial layer therebetween.
- 2. A bipolar type static memory cell including a flip-flop circuit comprising two cross connected circuits, each of said two circuits comprising a PNP lateral transistor load element and a transistor connected in series therewith, each transistor having a base, a collector and an emitter, said bipolar type static memory cell comprising:
- an N.sup.+ -type buried layer corresponding to the collector of said transistor;
- an N-type epitaxial layer grown on the N+-the buried layer;
- a P-type layer formed in said N-type epitaxial layer corresponding to the base of said transistor, said P-type layer extending to contact said buried layer;
- an N.sup.+ -type layer formed in said P-type layer corresponding to the emitter of said transistor;
- a P-type diffusion layer spaced from said P-type layer and formed from the surface of said epitaxial layer to reach to and contact said buried layer;
- a portion of said N-type epitaxial layer being sandwiched between and separating said P-type layer and said P-type diffusion layer,
- said PNP lateral transistor load element comprising said P-type diffusion layer, said P-type layer and said portion of said N-type epitaxial layer therebetween.
Priority Claims (1)
Number |
Date |
Country |
Kind |
54-151776 |
Nov 1979 |
JPX |
|
Parent Case Info
This application is a continuation of application Ser. No. 207, 735, filed Nov. 17, 1980, now abandoned.
US Referenced Citations (2)
Number |
Name |
Date |
Kind |
3909807 |
Fulton |
Sep 1975 |
|
4323913 |
Murrmann et al. |
Apr 1982 |
|
Foreign Referenced Citations (4)
Number |
Date |
Country |
3016074 |
Nov 1980 |
DEX |
53-43485 |
Apr 1978 |
JPX |
54-50279 |
Apr 1979 |
JPX |
508964 |
Jul 1971 |
CHX |
Non-Patent Literature Citations (2)
Entry |
Hotta et al., IEEE J. of Solid State Circuits, vol. SC-13, No. 5, Oct. 1978, pp. 651-656. |
Neus Aus Der Technik, No. 4, 1 Jul. 1969, p. 2. |
Continuations (1)
|
Number |
Date |
Country |
Parent |
207735 |
Nov 1980 |
|