Fast growth of the pervasive computing and handheld/communication industry generates exploding demand for high capacity nonvolatile solid-state data storage devices. However, flash memory has several drawbacks such as slow access speed (˜ms write and ˜50-100 ns read), limited endurance (˜100K programming cycles), and the difficulty of integration in system-on-chip (SoC). Flash memory (NAND or NOR) also faces significant scaling problems at 32 nm node and beyond.
Magnetic Random Access Memory (MRAM) is a promising candidate for future nonvolatile and universal memory. MRAM features non-volatility, fast writing/reading speed (<10 ns), almost unlimited programming endurance (>1015 cycles) and zero standby power. The basic component of MRAM is a magnetic tunneling junction (MTJ). Data storage is realized by switching the resistance of the MTJ between a high-resistance state and a low-resistance state. MRAM switches the MTJ resistance by using a current induced magnetic field to switch the magnetization of the MTJ.
Recently, a new write mechanism, which is based upon spin polarization current induced magnetization switching, was introduced to the MRAM design. This new MRAM design, called Spin-Transfer Torque RAM (STRAM), uses a (bidirectional) current through the MTJ to realize the resistance switching. Therefore, the switching mechanism of STRAM is constrained locally and STRAM is believed to have a better scaling property than the conventional MRAM.
Steady current injection has been used to sense the logic state of MRAM. As the density of the memory devices increases, the length of the bit lines, source lines and word lines increase and add resistance to the circuit design. The added and variable resistance in the MRAM array complicates the sensing of the logic state of the individual memory units.
The present disclosure relates to a bit line charge accumulation sensing for resistive changing memory. In particular, the present disclosure relates to a bit line charge accumulation sensing for magneto-resistive changing memory.
In one particular embodiment, a memory array includes a plurality of magneto-resistive changing memory cells. Each magneto-resistive changing memory cell is electrically coupled to a source line and a bit line. A transistor is electrically between the magneto-resistive changing memory cell and the bit line. The transistor has a gate electrically between a source region and a drain region and the source region being electrically between the magneto-resistive changing memory cell and the gate. A word line is electrically coupled to the gate.
In another embodiment, a method of sensing a data or logic state of magneto-resistive changing memory, includes precharging a bit line to a predetermined bit line charge level having a bit line precharge voltage value and applying a current to a word line. The word line is electrically coupled to a gate of a transistor. The current discharges the bit line charge through a selected magneto-resistive changing memory cell and reduces the bit line precharge voltage value to a bit line voltage value. Then the method includes sensing the bit line voltage value to determine a data or logic state of the resistive changing memory.
These and various other features and advantages will be apparent from a reading of the following detailed description.
The disclosure may be more completely understood in consideration of the following detailed description of various embodiments of the disclosure in connection with the accompanying drawings, in which:
The figures are not necessarily to scale. Like numbers used in the figures refer to like components. However, it will be understood that the use of a number to refer to a component in a given figure is not intended to limit the component in another figure labeled with the same number.
In the following description, reference is made to the accompanying set of drawings that form a part hereof and in which are shown by way of illustration several specific embodiments. It is to be understood that other embodiments are contemplated and may be made without departing from the scope or spirit of the present disclosure. The following detailed description, therefore, is not to be taken in a limiting sense. The definitions provided herein are to facilitate understanding of certain terms used frequently herein and are not meant to limit the scope of the present disclosure.
Unless otherwise indicated, all numbers expressing feature sizes, amounts, and physical properties used in the specification and claims are to be understood as being modified in all instances by the term “about.” Accordingly, unless indicated to the contrary, the numerical parameters set forth in the foregoing specification and attached claims are approximations that can vary depending upon the desired properties sought to be obtained by those skilled in the art utilizing the teachings disclosed herein.
The recitation of numerical ranges by endpoints includes all numbers subsumed within that range (e.g. 1 to 5 includes 1, 1.5, 2, 2.75, 3, 3.80, 4, and 5) and any range within that range.
As used in this specification and the appended claims, the singular forms “a”, “an”, and “the” encompass embodiments having plural referents, unless the content clearly dictates otherwise. As used in this specification and the appended claims, the term “or” is generally employed in its sense including “and/or” unless the content clearly dictates otherwise.
The present disclosure relates to a bit line charge accumulation sensing for resistive changing memory. Utilizing this method, data sensing issues can be greatly reduced regardless of bit line resistance, and process, voltage, or temperature variation. Some advantages of this bit line charge accumulation sensing method include; bit line resistance variation can be disregarded, the word line pulse width and amplitude are not critical, and the method is immune to power noise. In addition, this method provides a large voltage difference between the reference voltage and the sensed voltage, allowing for a robust read operation. While the present disclosure is not so limited, an appreciation of various aspects of the disclosure will be gained through a discussion of the examples provided below.
The magneto-resistive changing memory cell 10 includes a ferromagnetic free layer 12 and a ferromagnetic reference (i.e., pinned) layer 14. The ferromagnetic free layer 12 and a ferromagnetic reference layer 14 are separated by an oxide barrier layer 13 or tunnel barrier. A first electrode 15 is in electrical contact with the ferromagnetic free layer 12 and a second electrode 16 is in electrical contact with the ferromagnetic reference layer 14. The ferromagnetic layers 12, 14 may be made of any useful ferromagnetic (FM) alloys such as, for example, Fe, Co, Ni and the insulating barrier layer 13 may be made of an electrically insulating material such as, an oxide material (e.g., Al2O3 or MgO). Other suitable materials may also be used.
The electrodes 15, 16 electrically connect the ferromagnetic layers 12, 14 to a control circuit providing read and write currents through the ferromagnetic layers 12, 14. The resistance across the magneto-resistive changing memory cell 10 is determined by the relative orientation of the magnetization vectors or magnetization orientations of the ferromagnetic layers 12, 14. The magnetization direction of the ferromagnetic reference layer 14 is pinned in a predetermined direction while the magnetization direction of the ferromagnetic free layer 12 is free to rotate under the influence of a spin torque or an applied magnetic field. Pinning of the ferromagnetic reference layer 14 may be achieved through, e.g., the use of exchange bias with an antiferromagnetically ordered material such as PtMn, IrMn and others.
Switching the resistance state and hence the data state of the magneto-resistive changing memory cell 10 via spin-transfer occurs when a current, passing through a magnetic layer of the magneto-resistive changing memory cell 10, becomes spin polarized and imparts a spin torque on the free layer 12 of the magneto-resistive changing memory cell 10. When a sufficient spin torque is applied to the free layer 12, the magnetization orientation of the free layer 12 can be switched between two opposite directions and accordingly the magneto-resistive changing memory cell 10 can be switched between the parallel state (i.e., low resistance state or “0” data state) and anti-parallel state (i.e., high resistance state or “1” data state) depending on the direction of the current.
The illustrative magneto-resistive changing memory cell 10 may be used to construct a memory device that includes multiple magneto-resistive changing memory cell 10 where a data bit is stored in a magnetic tunnel junction of the magneto-resistive changing memory cell 10 by changing the relative magnetization state of the free magnetic layer 12 with respect to the pinned magnetic layer 14. The stored data bit can be read out by measuring the resistance of the cell. The magneto-resistive changing memory cell 10 exhibits the characteristics of a non-volatile random access memory by the free layer having thermal stability against random fluctuations so that the orientation of the free layer is changed only when it is controlled to make such a change. This thermal stability can be achieved via the magnetic anisotropy and crystalline anisotropy. Additional anisotropy can be obtained through magnetic coupling to other magnetic layers either through exchange or magnetic fields. Generally, the anisotropy causes a soft and hard axis to form in thin magnetic layers. The hard and soft axes are defined by the magnitude of the external energy, usually in the form of a magnetic field, needed to fully rotate (saturate) the direction of the magnetization in that direction, with the hard axis requiring a higher saturation magnetic field.
A low resistance state reference memory cell 30 is electrically between a low resistance state reference bit line BLL and a low resistance state reference source line SLL. A low resistance state reference transistor 31 is electrically coupled to the low resistance state reference bit line BLL and the low resistance state reference memory cell 30. The low resistance state reference transistor 31 is electrically coupled to the word line WL. The low resistance state reference transistor 31 can be any useful transistor such as a NMOS semiconductor device, as described above where a source region of the transistor 31 is electrically coupled to the gate of the transistor 31 and the low resistance state reference memory cell 30. The low resistance state reference bit line BLL provides a low resistance state voltage VLOW to a node 34 and, when combined with a high resistance state voltage VHIGH, described below, provides an average reference voltage VREF to the sense amplifier SA.
A high resistance state reference memory cell 40 is electrically between a high resistance state reference bit line BLH and a high resistance state reference source line SLH. A high resistance state reference transistor 41 is electrically coupled to the high resistance state reference bit line BLH and the high resistance state reference variable resistive memory cell 40. The high resistance state reference transistor 41 is electrically coupled to the word line WL. The high resistance state reference transistor 41 can be any useful transistor such as a NMOS semiconductor device, as described above where a source region of the transistor 41 is electrically coupled to the gate of the transistor 41 and the high resistance state reference memory cell 40. The high resistance state reference bit line BLH provides a high resistance state voltage VHIGH to node 34 and, when combined with the low resistance state voltage VLOW, described above, provides an average reference voltage VREF to the sense amplifier SA.
The average reference voltage VREF and the voltage VSENSE are provided to the sense amplifier SA for comparison. The average reference voltage VREF is equal to (VLOW+VHIGH)/2 and it is substantially the midpoint voltage value between VLOW and VHIGH. The sense amplifier SA provides an output voltage VOUT to indicate whether the resistive changing memory cell 20 is in a high resistance state or a low resistance state. As illustrated, all three resistive changing memory cells 20, 30, 40 share a common word line WL. In many embodiments, the data cell 20 and the reference cells 30, 40 have sustainably the same structure (as described above) and are formed on-chip at substantially the same time. This eliminates several of the process, voltage and operation (e.g., temperature) variations that can plague memory structures that are not formed on-chip.
Each bit line column is shown having a bit line resistance RBL and a bit line capacitance CBL. It is understood that the bit line capacitance CBL may be a physical capacitor, however it more often is the physical structure of the bit line exhibiting the bit line capacitance CBL. The low resistance state bit line column and the high resistance state bit line column and at least the selected bit line column where the data CELL is being read, are all precharged to a particular voltage. In many embodiments, these bit lines are precharged to substantially the same charge or voltage level. As, illustrated the bit line columns BLL, BLH and BLR have a voltage of 3.3 volts applied to them, effectively precharging these bit line columns to a desired precharge voltage (in this case 3.3 volts). The read operation is initiated by applying a word line voltage pulse to the selected transistors, allowing the precharge voltage to discharge though the HIGH, LOW and CELL magneto-resistive changing memory cells. The resistance state of the magneto-resistive changing memory cell CELL can be determined as described in conjunction with
The word line voltage pulse can have any useful amplitude or width. In many embodiments, the world line voltage pulse has an amplitude just above the threshold voltage of the selected transistor (e.g., from 0.6 to 1.3 V) and a pulse width from 5 to 50 ns. Thus, the word line width and amplitude are not critical.
Some advantages of this bit line charge accumulation sensing method include; bit line resistance variation can be disregarded since the bit line lengths for the read cell and the high and low resistance state reference cells are relatively equal, the word line pulse width and amplitude are not critical since the relative difference between the reference bit line voltage and read bit line voltage is can compared at any time during the word line voltage pulse, as illustrated in
While magnetic or magneto-resistive RAM (MRAM) is illustrated, the disclosure is useful for any resistive changing RAM includes, for example, spin-transfer torque Random Access Memory (STRAM), phase change RAM (PCRAM), and the like.
Thus, embodiments of the BIT LINE CHARGE ACCUMULATION SENSING FOR RESISTIVE CHANGING MEMORY are disclosed. The implementations described above and other implementations are within the scope of the following claims. One skilled in the art will appreciate that the present disclosure can be practiced with embodiments other than those disclosed. The disclosed embodiments are presented for purposes of illustration and not limitation, and the present invention is limited only by the claims that follow.
This application is a continuation application of Ser. No. 12/326,184, filed Dec. 2, 2008, the contents of which is hereby incorporated by reference in its entirety.
Number | Name | Date | Kind |
---|---|---|---|
3982233 | Crookshanks | Sep 1976 | A |
3982235 | Bennett | Sep 1976 | A |
4056642 | Saxena | Nov 1977 | A |
4110488 | Risko | Aug 1978 | A |
4160988 | Russell | Jul 1979 | A |
4232057 | Ray | Nov 1980 | A |
4247915 | Bartlett | Jan 1981 | A |
4323589 | Ray | Apr 1982 | A |
4576829 | Kaganowicz | Mar 1986 | A |
4901132 | Kuwano | Feb 1990 | A |
5083190 | Pfiester | Jan 1992 | A |
5135878 | Bartur | Aug 1992 | A |
5278636 | Williams | Jan 1994 | A |
5330935 | Dobuzinsky | Jul 1994 | A |
5365083 | Tada | Nov 1994 | A |
5412246 | Dobuzinsky | May 1995 | A |
5443863 | Neely | Aug 1995 | A |
5580804 | Joh | Dec 1996 | A |
5614430 | Liang | Mar 1997 | A |
5739564 | Kosa | Apr 1998 | A |
5872052 | Iyer | Feb 1999 | A |
5913149 | Thakur | Jun 1999 | A |
5923948 | Cathey, Jr. | Jul 1999 | A |
5926412 | Evans | Jul 1999 | A |
5929477 | McAllister | Jul 1999 | A |
6011281 | Nunokawa | Jan 2000 | A |
6013548 | Burns | Jan 2000 | A |
6034389 | Burns | Mar 2000 | A |
6077745 | Burns | Jun 2000 | A |
6100166 | Sakaguchi | Aug 2000 | A |
6114211 | Fulford | Sep 2000 | A |
6121642 | Newns | Sep 2000 | A |
6121654 | Likharev | Sep 2000 | A |
6165834 | Agarwal | Dec 2000 | A |
6300205 | Fulford | Oct 2001 | B1 |
6341085 | Yamagami | Jan 2002 | B1 |
6346477 | Koloyeros | Feb 2002 | B1 |
6376332 | Yanagita | Apr 2002 | B1 |
6448840 | Kao | Sep 2002 | B2 |
6534382 | Sakaguchi | Mar 2003 | B1 |
6617642 | Georgesca | Sep 2003 | B1 |
6624463 | Kim | Sep 2003 | B2 |
6653704 | Gurney | Nov 2003 | B1 |
6667900 | Lowrey | Dec 2003 | B2 |
6724025 | Takashima | Apr 2004 | B1 |
6750540 | Kim | Jun 2004 | B2 |
6753561 | Rinerson | Jun 2004 | B1 |
6757842 | Harari | Jun 2004 | B2 |
6781176 | Ramesh | Aug 2004 | B2 |
6789689 | Beale | Sep 2004 | B1 |
6800897 | Baliga | Oct 2004 | B2 |
6842368 | Hayakawa | Jan 2005 | B2 |
6853031 | Lio | Feb 2005 | B2 |
6917539 | Rinerson | Jul 2005 | B2 |
6940742 | Yamamura | Sep 2005 | B2 |
6944052 | Subramanian | Sep 2005 | B2 |
6979863 | Ryu | Dec 2005 | B2 |
7009877 | Huai | Mar 2006 | B1 |
7045840 | Tamai | May 2006 | B2 |
7051941 | Yui | May 2006 | B2 |
7052941 | Lee | May 2006 | B2 |
7098494 | Pakala | Aug 2006 | B2 |
7130209 | Reggiori | Oct 2006 | B2 |
7161861 | Gogl | Jan 2007 | B2 |
7180140 | Brisbin | Feb 2007 | B1 |
7187577 | Wang | Mar 2007 | B1 |
7190616 | Forbes | Mar 2007 | B2 |
7200036 | Bessho | Apr 2007 | B2 |
7205614 | Young | Apr 2007 | B2 |
7215568 | Liaw | May 2007 | B2 |
7218550 | Schwabe | May 2007 | B2 |
7224601 | Panchula | May 2007 | B2 |
7233537 | Tanizaki | Jun 2007 | B2 |
7236394 | Chen | Jun 2007 | B2 |
7247570 | Thomas | Jul 2007 | B2 |
7272034 | Chen | Sep 2007 | B1 |
7272035 | Chen | Sep 2007 | B1 |
7273638 | Belyansky | Sep 2007 | B2 |
7274067 | Forbes | Sep 2007 | B2 |
7282755 | Pakala | Oct 2007 | B2 |
7285812 | Tang | Oct 2007 | B2 |
7286395 | Chen | Oct 2007 | B2 |
7289356 | Diao | Oct 2007 | B2 |
7345912 | Luo | Mar 2008 | B2 |
7362618 | Harari | Apr 2008 | B2 |
7378702 | Lee | May 2008 | B2 |
7379327 | Chen | May 2008 | B2 |
7381595 | Joshi | Jun 2008 | B2 |
7382024 | Ito | Jun 2008 | B2 |
7391068 | Kito | Jun 2008 | B2 |
7397713 | Harari | Jul 2008 | B2 |
7413480 | Thomas | Aug 2008 | B2 |
7414908 | Miyatake | Aug 2008 | B2 |
7416929 | Mazzola | Aug 2008 | B2 |
7432574 | Nakamura | Oct 2008 | B2 |
7440317 | Bhattacharyya | Oct 2008 | B2 |
7459717 | Lung | Dec 2008 | B2 |
7465983 | Eldridge | Dec 2008 | B2 |
7470142 | Lee | Dec 2008 | B2 |
7470598 | Lee | Dec 2008 | B2 |
7502249 | Ding | Mar 2009 | B1 |
7515457 | Chen | Apr 2009 | B2 |
7529114 | Asao | May 2009 | B2 |
7542356 | Lee | Jun 2009 | B2 |
7646629 | Hamberg | Jan 2010 | B2 |
7697322 | Leuschner | Apr 2010 | B2 |
7738279 | Siesazeck | Jun 2010 | B2 |
7738881 | Krumm | Jun 2010 | B2 |
7791057 | Lung | Sep 2010 | B2 |
7936583 | Khoury | May 2011 | B2 |
20020081822 | Yanageta | Jun 2002 | A1 |
20020136047 | Scheuerlein | Sep 2002 | A1 |
20030045064 | Kunikiyo | Mar 2003 | A1 |
20030168684 | Pan | Sep 2003 | A1 |
20040084725 | Nishiwaki | May 2004 | A1 |
20040114413 | Parkinson | Jun 2004 | A1 |
20040114438 | Morimoto | Jun 2004 | A1 |
20040223355 | Hidaka | Nov 2004 | A1 |
20040257878 | Morikawa | Dec 2004 | A1 |
20040262635 | Lee | Dec 2004 | A1 |
20050044703 | Liu | Mar 2005 | A1 |
20050092526 | Fielder | May 2005 | A1 |
20050122768 | Fukumoto | Jun 2005 | A1 |
20050145947 | Russ | Jul 2005 | A1 |
20050218521 | Lee | Oct 2005 | A1 |
20050253143 | Takaura | Nov 2005 | A1 |
20050280042 | Lee | Dec 2005 | A1 |
20050280061 | Lee | Dec 2005 | A1 |
20050280154 | Lee | Dec 2005 | A1 |
20050280155 | Lee | Dec 2005 | A1 |
20050280156 | Lee | Dec 2005 | A1 |
20050282356 | Lee | Dec 2005 | A1 |
20060073652 | Pellizzer | Apr 2006 | A1 |
20060131554 | Joung | Jun 2006 | A1 |
20060275962 | Lee | Dec 2006 | A1 |
20070007536 | Hidaka | Jan 2007 | A1 |
20070077694 | Lee | Apr 2007 | A1 |
20070105241 | Leuschner | May 2007 | A1 |
20070113884 | Kinsey | May 2007 | A1 |
20070115749 | Gilbert | May 2007 | A1 |
20070253245 | Ranjan | Nov 2007 | A1 |
20070279968 | Luo | Dec 2007 | A1 |
20070281439 | Bedell | Dec 2007 | A1 |
20070297223 | Chen | Dec 2007 | A1 |
20080007993 | Saitoh et al. | Jan 2008 | A1 |
20080029782 | Carpenter | Feb 2008 | A1 |
20080032463 | Lee | Feb 2008 | A1 |
20080037314 | Ueda | Feb 2008 | A1 |
20080038902 | Lee | Feb 2008 | A1 |
20080048327 | Lee | Feb 2008 | A1 |
20080094873 | Lai | Apr 2008 | A1 |
20080108212 | Moss | May 2008 | A1 |
20080144355 | Boeve | Jun 2008 | A1 |
20080170432 | Asao | Jul 2008 | A1 |
20080191312 | Oh | Aug 2008 | A1 |
20080219044 | Yoon | Sep 2008 | A1 |
20080238475 | Chua-Eoan et al. | Oct 2008 | A1 |
20080261380 | Lee | Oct 2008 | A1 |
20080265360 | Lee | Oct 2008 | A1 |
20080273380 | Diao | Nov 2008 | A1 |
20080310213 | Chen | Dec 2008 | A1 |
20080310219 | Chen | Dec 2008 | A1 |
20090014719 | Shimizu | Jan 2009 | A1 |
20090040855 | Luo | Feb 2009 | A1 |
20090052225 | Morimoto | Feb 2009 | A1 |
20090072246 | Genrikh | Mar 2009 | A1 |
20090072279 | Moselund | Mar 2009 | A1 |
20090161408 | Tanigami | Jun 2009 | A1 |
20090162979 | Yang | Jun 2009 | A1 |
20090185410 | Huai | Jul 2009 | A1 |
20090296449 | Slesazeck | Dec 2009 | A1 |
20100007344 | Guo | Jan 2010 | A1 |
20100014347 | Wang et al. | Jan 2010 | A1 |
20100067281 | Xi | Mar 2010 | A1 |
20100110756 | Khoury | May 2010 | A1 |
20100149856 | Tang | Jun 2010 | A1 |
Number | Date | Country |
---|---|---|
102008026432 | Dec 2009 | DE |
1329895 | Jul 2003 | EP |
WO 0062346 | Oct 2000 | WO |
WO 0215277 | Feb 2002 | WO |
WO 2005124787 | Dec 2005 | WO |
WO 2006100657 | Sep 2006 | WO |
WO 2007100626 | Sep 2007 | WO |
WO 2007128738 | Nov 2007 | WO |
Entry |
---|
Adee, S., “Quantum Tunneling Creates Fast Lane for Wireless”, IEEE Spectrum, Oct. 2007. |
Berger et al., Merged-Transitor Logic (MTL)—A Low-Cost Bipolar Logic Concept, Solid-State Circuits, IEEE Journal, vol. 7, Issue 5, pp. 340-346 (2003). |
Chung et al., A New SOI Inverter for Low Power Applications, Proceedings 1996 IEEE International SOI Conference, Oct. 1996. |
Giacomini, R., et al., Modeling Silicon on Insulator MOS Transistors with Nonrectangular-Gate Layouts, Journal of the Electrochemical Society, 2006, pp. G218-G222, vol. 153, No. 3. |
Hosomi et al., A Novel Nonvolatile Memory with Spin Torque Transfer Magnetization Switching: Spin-RAM, 2005 IEEE. |
Hwang et al., Degradation of MOSFET's Drive Current Due to Halo Ion Implantation, Electron Devices Meeting, 1996, International Date: Dec. 8-11, 1996, pp. 567-570. |
Internet website www.en.wikipedia.org/wiki/High-k dated Nov. 12, 2008. |
Likharev, K., “Layered tunnel barrier for nonvolatile memory devices”, Applied Physics Letters vol. 73, No. 15; Oct. 12, 1998. |
Londergran et al., Interlayer Mediated Epitaxy of Cobalt Silicide on Silicon (100) from Low Temperature Chemical Vapor Deposition of Cobalt, Journal of the Electrochemical Society, 148 (1) C21-C27 (2001) C21. |
PCT/ISA/210 Int'l. Search Report and PCT/ISA/237 Written Opinion for PCT/US2010/041134 from the EPO. |
Romanyuk, A., et al., Temperature-induced metal-semiconductor transition in W-doped VO2 films studied by photoelectron spectroscopy, Solar Energy Materials and Solar Cells, 2007, pp. 1831-1835, No. 91, Elsevier, Switzerland. |
Sayan, S., “Valence and conduction band offsets of a ZrO2/SiOxNy/n-Si CMOS gate stack: A combined photoemission and inverse photoemission study”, Phys. Stat. Sol. (b) 241, No. 10, pp. 2246-2252 (2004). |
Takato et al., High Performance CMOS Surrounding Gate Transistor (SGT) for Ultra High Density LSIs, Downloaded on Apr. 14, 2009 from IEEE Xplore, pp. 222-225. |
U.S. Appl. No. 12/175,545, filed Jul. 18, 2008, Inventors: Lou et al., Our Ref: 14229.00. |
U.S. Appl. No. 12/120,715, filed May 15, 2008, Inventors: Tian et al. |
U.S. Appl. No. 12/498,661, filed Jul. 7, 2009, Inventor: Khoury. |
U.S. Appl. No. 12/502,211, filed Jul. 13, 2009, Inventor: Lu. |
Wang et al., Precision Control of Halo Implanation for Scaling-down ULSI Manufacturing, IEEE International Symposium on Sep. 13-15, 2005, pp. 204-207. |
Zahler, James, et al., Wafer Bonding and Layer Transfer Processes for High Efficiency Solar Cells, NCPV and Solar Program Review Meeting, pp. 723-726, 2003. |
Number | Date | Country | |
---|---|---|---|
20120230094 A1 | Sep 2012 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 12326184 | Dec 2008 | US |
Child | 13476368 | US |