Claims
- 1. A bitline precharge circuit for equalizing a first and second bitline comprising:a bitline overwrite circuit for writing preset complementary logic potential levels onto the first and second bitlines; and an equalization circuit for shorting together the first and second bitlines after the preset complementary logic potential levels are written onto the first and second bitlines.
- 2. The bitline precharge circuit of claim 1, wherein the bitline overwrite circuit includes bitline write drivers connected to respective databuses.
- 3. The bitline precharge circuit of claim 1, wherein the bitline overwrite circuit includes a local bitline write circuit.
- 4. The bitline precharge circuit of claim 3, wherein the local bitline write circuit includes a transistor for coupling the first bitline to a low logic potential level and a transistor for coupling the second bitline to a high logic potential level.
- 5. The bitline precharge circuit of claim 1, wherein the equalization circuit includes at least one equalization transistor connected between the first and second bitlines.
- 6. The bitline precharge circuit of claim 1, wherein the equalization circuit includes two equalization transistors connected between the first and second bitlines, the first and second equalization transistors connected at opposite ends of the first and second bitlines, respectively.
Priority Claims (1)
Number |
Date |
Country |
Kind |
2345845 |
Apr 2001 |
CA |
|
Parent Case Info
This application is a divisional of U.S. application Ser. No. 09/956,917 filed Sep. 21, 2001, now U.S. Pat. No. 6,504,775 issued on Jan. 7, 2003.
US Referenced Citations (6)